406 lines
10 KiB
Diff
406 lines
10 KiB
Diff
diff --git a/arch/arm64/boot/dts/mediatek/mt8183-evb.dts b/arch/arm64/boot/dts/mediatek/mt8183-evb.dts
|
|
index 3249c959f76f..77a591cc09a6 100644
|
|
--- a/arch/arm64/boot/dts/mediatek/mt8183-evb.dts
|
|
+++ b/arch/arm64/boot/dts/mediatek/mt8183-evb.dts
|
|
@@ -395,6 +395,42 @@
|
|
|
|
};
|
|
|
|
+&cci {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
+&cpu0 {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
+&cpu1 {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
+&cpu2 {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
+&cpu3 {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
+&cpu4 {
|
|
+ proc-supply = <&mt6358_vproc11_reg>;
|
|
+};
|
|
+
|
|
+&cpu5 {
|
|
+ proc-supply = <&mt6358_vproc11_reg>;
|
|
+};
|
|
+
|
|
+&cpu6 {
|
|
+ proc-supply = <&mt6358_vproc11_reg>;
|
|
+};
|
|
+
|
|
+&cpu7 {
|
|
+ proc-supply = <&mt6358_vproc11_reg>;
|
|
+};
|
|
+
|
|
&uart0 {
|
|
status = "okay";
|
|
};
|
|
diff --git a/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi b/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi
|
|
index ff56bcfa3370..b1c3b88c4ac4 100644
|
|
--- a/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi
|
|
+++ b/arch/arm64/boot/dts/mediatek/mt8183-kukui.dtsi
|
|
@@ -217,6 +217,10 @@
|
|
status = "okay";
|
|
};
|
|
|
|
+&cci {
|
|
+ proc-supply = <&mt6358_vproc12_reg>;
|
|
+};
|
|
+
|
|
&cpu0 {
|
|
proc-supply = <&mt6358_vproc12_reg>;
|
|
};
|
|
diff --git a/arch/arm64/boot/dts/mediatek/mt8183.dtsi b/arch/arm64/boot/dts/mediatek/mt8183.dtsi
|
|
index 80519a145f13..c3dc87b01067 100644
|
|
--- a/arch/arm64/boot/dts/mediatek/mt8183.dtsi
|
|
+++ b/arch/arm64/boot/dts/mediatek/mt8183.dtsi
|
|
@@ -41,6 +41,251 @@
|
|
rdma1 = &rdma1;
|
|
};
|
|
|
|
+ cluster0_opp: opp_table0 {
|
|
+ compatible = "operating-points-v2";
|
|
+ opp-shared;
|
|
+ opp0_00 {
|
|
+ opp-hz = /bits/ 64 <793000000>;
|
|
+ opp-microvolt = <650000>;
|
|
+ required-opps = <&opp2_00>;
|
|
+ };
|
|
+ opp0_01 {
|
|
+ opp-hz = /bits/ 64 <910000000>;
|
|
+ opp-microvolt = <687500>;
|
|
+ required-opps = <&opp2_01>;
|
|
+ };
|
|
+ opp0_02 {
|
|
+ opp-hz = /bits/ 64 <1014000000>;
|
|
+ opp-microvolt = <718750>;
|
|
+ required-opps = <&opp2_02>;
|
|
+ };
|
|
+ opp0_03 {
|
|
+ opp-hz = /bits/ 64 <1131000000>;
|
|
+ opp-microvolt = <756250>;
|
|
+ required-opps = <&opp2_03>;
|
|
+ };
|
|
+ opp0_04 {
|
|
+ opp-hz = /bits/ 64 <1248000000>;
|
|
+ opp-microvolt = <800000>;
|
|
+ required-opps = <&opp2_04>;
|
|
+ };
|
|
+ opp0_05 {
|
|
+ opp-hz = /bits/ 64 <1326000000>;
|
|
+ opp-microvolt = <818750>;
|
|
+ required-opps = <&opp2_05>;
|
|
+ };
|
|
+ opp0_06 {
|
|
+ opp-hz = /bits/ 64 <1417000000>;
|
|
+ opp-microvolt = <850000>;
|
|
+ required-opps = <&opp2_06>;
|
|
+ };
|
|
+ opp0_07 {
|
|
+ opp-hz = /bits/ 64 <1508000000>;
|
|
+ opp-microvolt = <868750>;
|
|
+ required-opps = <&opp2_07>;
|
|
+ };
|
|
+ opp0_08 {
|
|
+ opp-hz = /bits/ 64 <1586000000>;
|
|
+ opp-microvolt = <893750>;
|
|
+ required-opps = <&opp2_08>;
|
|
+ };
|
|
+ opp0_09 {
|
|
+ opp-hz = /bits/ 64 <1625000000>;
|
|
+ opp-microvolt = <906250>;
|
|
+ required-opps = <&opp2_09>;
|
|
+ };
|
|
+ opp0_10 {
|
|
+ opp-hz = /bits/ 64 <1677000000>;
|
|
+ opp-microvolt = <931250>;
|
|
+ required-opps = <&opp2_10>;
|
|
+ };
|
|
+ opp0_11 {
|
|
+ opp-hz = /bits/ 64 <1716000000>;
|
|
+ opp-microvolt = <943750>;
|
|
+ required-opps = <&opp2_11>;
|
|
+ };
|
|
+ opp0_12 {
|
|
+ opp-hz = /bits/ 64 <1781000000>;
|
|
+ opp-microvolt = <975000>;
|
|
+ required-opps = <&opp2_12>;
|
|
+ };
|
|
+ opp0_13 {
|
|
+ opp-hz = /bits/ 64 <1846000000>;
|
|
+ opp-microvolt = <1000000>;
|
|
+ required-opps = <&opp2_13>;
|
|
+ };
|
|
+ opp0_14 {
|
|
+ opp-hz = /bits/ 64 <1924000000>;
|
|
+ opp-microvolt = <1025000>;
|
|
+ required-opps = <&opp2_14>;
|
|
+ };
|
|
+ opp0_15 {
|
|
+ opp-hz = /bits/ 64 <1989000000>;
|
|
+ opp-microvolt = <1050000>;
|
|
+ required-opps = <&opp2_15>;
|
|
+ }; };
|
|
+
|
|
+ cluster1_opp: opp_table1 {
|
|
+ compatible = "operating-points-v2";
|
|
+ opp-shared;
|
|
+ opp1_00 {
|
|
+ opp-hz = /bits/ 64 <793000000>;
|
|
+ opp-microvolt = <700000>;
|
|
+ required-opps = <&opp2_00>;
|
|
+ };
|
|
+ opp1_01 {
|
|
+ opp-hz = /bits/ 64 <910000000>;
|
|
+ opp-microvolt = <725000>;
|
|
+ required-opps = <&opp2_01>;
|
|
+ };
|
|
+ opp1_02 {
|
|
+ opp-hz = /bits/ 64 <1014000000>;
|
|
+ opp-microvolt = <750000>;
|
|
+ required-opps = <&opp2_02>;
|
|
+ };
|
|
+ opp1_03 {
|
|
+ opp-hz = /bits/ 64 <1131000000>;
|
|
+ opp-microvolt = <775000>;
|
|
+ required-opps = <&opp2_03>;
|
|
+ };
|
|
+ opp1_04 {
|
|
+ opp-hz = /bits/ 64 <1248000000>;
|
|
+ opp-microvolt = <800000>;
|
|
+ required-opps = <&opp2_04>;
|
|
+ };
|
|
+ opp1_05 {
|
|
+ opp-hz = /bits/ 64 <1326000000>;
|
|
+ opp-microvolt = <825000>;
|
|
+ required-opps = <&opp2_05>;
|
|
+ };
|
|
+ opp1_06 {
|
|
+ opp-hz = /bits/ 64 <1417000000>;
|
|
+ opp-microvolt = <850000>;
|
|
+ required-opps = <&opp2_06>;
|
|
+ };
|
|
+ opp1_07 {
|
|
+ opp-hz = /bits/ 64 <1508000000>;
|
|
+ opp-microvolt = <875000>;
|
|
+ required-opps = <&opp2_07>;
|
|
+ };
|
|
+ opp1_08 {
|
|
+ opp-hz = /bits/ 64 <1586000000>;
|
|
+ opp-microvolt = <900000>;
|
|
+ required-opps = <&opp2_08>;
|
|
+ };
|
|
+ opp1_09 {
|
|
+ opp-hz = /bits/ 64 <1625000000>;
|
|
+ opp-microvolt = <912500>;
|
|
+ required-opps = <&opp2_09>;
|
|
+ };
|
|
+ opp1_10 {
|
|
+ opp-hz = /bits/ 64 <1677000000>;
|
|
+ opp-microvolt = <931250>;
|
|
+ required-opps = <&opp2_10>;
|
|
+ };
|
|
+ opp1_11 {
|
|
+ opp-hz = /bits/ 64 <1716000000>;
|
|
+ opp-microvolt = <950000>;
|
|
+ required-opps = <&opp2_11>;
|
|
+ };
|
|
+ opp1_12 {
|
|
+ opp-hz = /bits/ 64 <1781000000>;
|
|
+ opp-microvolt = <975000>;
|
|
+ required-opps = <&opp2_12>;
|
|
+ };
|
|
+ opp1_13 {
|
|
+ opp-hz = /bits/ 64 <1846000000>;
|
|
+ opp-microvolt = <1000000>;
|
|
+ required-opps = <&opp2_13>;
|
|
+ };
|
|
+ opp1_14 {
|
|
+ opp-hz = /bits/ 64 <1924000000>;
|
|
+ opp-microvolt = <1025000>;
|
|
+ required-opps = <&opp2_14>;
|
|
+ };
|
|
+ opp1_15 {
|
|
+ opp-hz = /bits/ 64 <1989000000>;
|
|
+ opp-microvolt = <1050000>;
|
|
+ required-opps = <&opp2_15>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ cci_opp: opp_table2 {
|
|
+ compatible = "operating-points-v2";
|
|
+ opp-shared;
|
|
+ opp2_00: opp-273000000 {
|
|
+ opp-hz = /bits/ 64 <273000000>;
|
|
+ opp-microvolt = <650000>;
|
|
+ };
|
|
+ opp2_01: opp-338000000 {
|
|
+ opp-hz = /bits/ 64 <338000000>;
|
|
+ opp-microvolt = <687500>;
|
|
+ };
|
|
+ opp2_02: opp-403000000 {
|
|
+ opp-hz = /bits/ 64 <403000000>;
|
|
+ opp-microvolt = <718750>;
|
|
+ };
|
|
+ opp2_03: opp-463000000 {
|
|
+ opp-hz = /bits/ 64 <463000000>;
|
|
+ opp-microvolt = <756250>;
|
|
+ };
|
|
+ opp2_04: opp-546000000 {
|
|
+ opp-hz = /bits/ 64 <546000000>;
|
|
+ opp-microvolt = <800000>;
|
|
+ };
|
|
+ opp2_05: opp-624000000 {
|
|
+ opp-hz = /bits/ 64 <624000000>;
|
|
+ opp-microvolt = <818750>;
|
|
+ };
|
|
+ opp2_06: opp-689000000 {
|
|
+ opp-hz = /bits/ 64 <689000000>;
|
|
+ opp-microvolt = <850000>;
|
|
+ };
|
|
+ opp2_07: opp-767000000 {
|
|
+ opp-hz = /bits/ 64 <767000000>;
|
|
+ opp-microvolt = <868750>;
|
|
+ };
|
|
+ opp2_08: opp-845000000 {
|
|
+ opp-hz = /bits/ 64 <845000000>;
|
|
+ opp-microvolt = <893750>;
|
|
+ };
|
|
+ opp2_09: opp-871000000 {
|
|
+ opp-hz = /bits/ 64 <871000000>;
|
|
+ opp-microvolt = <906250>;
|
|
+ };
|
|
+ opp2_10: opp-923000000 {
|
|
+ opp-hz = /bits/ 64 <923000000>;
|
|
+ opp-microvolt = <931250>;
|
|
+ };
|
|
+ opp2_11: opp-962000000 {
|
|
+ opp-hz = /bits/ 64 <962000000>;
|
|
+ opp-microvolt = <943750>;
|
|
+ };
|
|
+ opp2_12: opp-1027000000 {
|
|
+ opp-hz = /bits/ 64 <1027000000>;
|
|
+ opp-microvolt = <975000>;
|
|
+ };
|
|
+ opp2_13: opp-1092000000 {
|
|
+ opp-hz = /bits/ 64 <1092000000>;
|
|
+ opp-microvolt = <1000000>;
|
|
+ };
|
|
+ opp2_14: opp-1144000000 {
|
|
+ opp-hz = /bits/ 64 <1144000000>;
|
|
+ opp-microvolt = <1025000>;
|
|
+ };
|
|
+ opp2_15: opp-1196000000 {
|
|
+ opp-hz = /bits/ 64 <1196000000>;
|
|
+ opp-microvolt = <1050000>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ cci: cci {
|
|
+ compatible = "mediatek,mt8183-cci";
|
|
+ clocks = <&apmixedsys CLK_APMIXED_CCIPLL>;
|
|
+ clock-names = "cci_clock";
|
|
+ operating-points-v2 = <&cci_opp>;
|
|
+ };
|
|
+
|
|
cpus {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
@@ -84,6 +329,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <741>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP0_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster0_opp>;
|
|
dynamic-power-coefficient = <84>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -95,6 +344,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <741>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP0_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster0_opp>;
|
|
dynamic-power-coefficient = <84>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -106,6 +359,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <741>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP0_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster0_opp>;
|
|
dynamic-power-coefficient = <84>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -117,6 +374,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <741>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP0_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster0_opp>;
|
|
dynamic-power-coefficient = <84>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -128,6 +389,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <1024>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP2_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster1_opp>;
|
|
dynamic-power-coefficient = <211>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -139,6 +404,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <1024>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP2_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster1_opp>;
|
|
dynamic-power-coefficient = <211>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -150,6 +419,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <1024>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP2_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster1_opp>;
|
|
dynamic-power-coefficient = <211>;
|
|
#cooling-cells = <2>;
|
|
};
|
|
@@ -161,6 +434,10 @@
|
|
enable-method = "psci";
|
|
capacity-dmips-mhz = <1024>;
|
|
cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
|
|
+ clocks = <&mcucfg CLK_MCU_MP2_SEL>,
|
|
+ <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
|
|
+ clock-names = "cpu", "intermediate";
|
|
+ operating-points-v2 = <&cluster1_opp>;
|
|
dynamic-power-coefficient = <211>;
|
|
#cooling-cells = <2>;
|
|
};
|