Add a driver for the global clock controller found on MSM 8974 based platforms. This should allow most non-multimedia device drivers to probe and control their clocks. Signed-off-by: Stephen Boyd <sboyd@codeaurora.org> Signed-off-by: Mike Turquette <mturquette@linaro.org>
		
			
				
	
	
		
			96 lines
		
	
	
	
		
			3 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			96 lines
		
	
	
	
		
			3 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
 | 
						|
 *
 | 
						|
 * This software is licensed under the terms of the GNU General Public
 | 
						|
 * License version 2, as published by the Free Software Foundation, and
 | 
						|
 * may be copied, distributed, and modified under those terms.
 | 
						|
 *
 | 
						|
 * This program is distributed in the hope that it will be useful,
 | 
						|
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
						|
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
						|
 * GNU General Public License for more details.
 | 
						|
 */
 | 
						|
 | 
						|
#ifndef _DT_BINDINGS_RESET_MSM_GCC_8974_H
 | 
						|
#define _DT_BINDINGS_RESET_MSM_GCC_8974_H
 | 
						|
 | 
						|
#define GCC_SYSTEM_NOC_BCR			0
 | 
						|
#define GCC_CONFIG_NOC_BCR			1
 | 
						|
#define GCC_PERIPH_NOC_BCR			2
 | 
						|
#define GCC_IMEM_BCR				3
 | 
						|
#define GCC_MMSS_BCR				4
 | 
						|
#define GCC_QDSS_BCR				5
 | 
						|
#define GCC_USB_30_BCR				6
 | 
						|
#define GCC_USB3_PHY_BCR			7
 | 
						|
#define GCC_USB_HS_HSIC_BCR			8
 | 
						|
#define GCC_USB_HS_BCR				9
 | 
						|
#define GCC_USB2A_PHY_BCR			10
 | 
						|
#define GCC_USB2B_PHY_BCR			11
 | 
						|
#define GCC_SDCC1_BCR				12
 | 
						|
#define GCC_SDCC2_BCR				13
 | 
						|
#define GCC_SDCC3_BCR				14
 | 
						|
#define GCC_SDCC4_BCR				15
 | 
						|
#define GCC_BLSP1_BCR				16
 | 
						|
#define GCC_BLSP1_QUP1_BCR			17
 | 
						|
#define GCC_BLSP1_UART1_BCR			18
 | 
						|
#define GCC_BLSP1_QUP2_BCR			19
 | 
						|
#define GCC_BLSP1_UART2_BCR			20
 | 
						|
#define GCC_BLSP1_QUP3_BCR			21
 | 
						|
#define GCC_BLSP1_UART3_BCR			22
 | 
						|
#define GCC_BLSP1_QUP4_BCR			23
 | 
						|
#define GCC_BLSP1_UART4_BCR			24
 | 
						|
#define GCC_BLSP1_QUP5_BCR			25
 | 
						|
#define GCC_BLSP1_UART5_BCR			26
 | 
						|
#define GCC_BLSP1_QUP6_BCR			27
 | 
						|
#define GCC_BLSP1_UART6_BCR			28
 | 
						|
#define GCC_BLSP2_BCR				29
 | 
						|
#define GCC_BLSP2_QUP1_BCR			30
 | 
						|
#define GCC_BLSP2_UART1_BCR			31
 | 
						|
#define GCC_BLSP2_QUP2_BCR			32
 | 
						|
#define GCC_BLSP2_UART2_BCR			33
 | 
						|
#define GCC_BLSP2_QUP3_BCR			34
 | 
						|
#define GCC_BLSP2_UART3_BCR			35
 | 
						|
#define GCC_BLSP2_QUP4_BCR			36
 | 
						|
#define GCC_BLSP2_UART4_BCR			37
 | 
						|
#define GCC_BLSP2_QUP5_BCR			38
 | 
						|
#define GCC_BLSP2_UART5_BCR			39
 | 
						|
#define GCC_BLSP2_QUP6_BCR			40
 | 
						|
#define GCC_BLSP2_UART6_BCR			41
 | 
						|
#define GCC_PDM_BCR				42
 | 
						|
#define GCC_BAM_DMA_BCR				43
 | 
						|
#define GCC_TSIF_BCR				44
 | 
						|
#define GCC_TCSR_BCR				45
 | 
						|
#define GCC_BOOT_ROM_BCR			46
 | 
						|
#define GCC_MSG_RAM_BCR				47
 | 
						|
#define GCC_TLMM_BCR				48
 | 
						|
#define GCC_MPM_BCR				49
 | 
						|
#define GCC_SEC_CTRL_BCR			50
 | 
						|
#define GCC_SPMI_BCR				51
 | 
						|
#define GCC_SPDM_BCR				52
 | 
						|
#define GCC_CE1_BCR				53
 | 
						|
#define GCC_CE2_BCR				54
 | 
						|
#define GCC_BIMC_BCR				55
 | 
						|
#define GCC_MPM_NON_AHB_RESET			56
 | 
						|
#define GCC_MPM_AHB_RESET			57
 | 
						|
#define GCC_SNOC_BUS_TIMEOUT0_BCR		58
 | 
						|
#define GCC_SNOC_BUS_TIMEOUT2_BCR		59
 | 
						|
#define GCC_PNOC_BUS_TIMEOUT0_BCR		60
 | 
						|
#define GCC_PNOC_BUS_TIMEOUT1_BCR		61
 | 
						|
#define GCC_PNOC_BUS_TIMEOUT2_BCR		62
 | 
						|
#define GCC_PNOC_BUS_TIMEOUT3_BCR		63
 | 
						|
#define GCC_PNOC_BUS_TIMEOUT4_BCR		64
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT0_BCR		65
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT1_BCR		66
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT2_BCR		67
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT3_BCR		68
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT4_BCR		69
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT5_BCR		70
 | 
						|
#define GCC_CNOC_BUS_TIMEOUT6_BCR		71
 | 
						|
#define GCC_DEHR_BCR				72
 | 
						|
#define GCC_RBCPR_BCR				73
 | 
						|
#define GCC_MSS_RESTART				74
 | 
						|
#define GCC_LPASS_RESTART			75
 | 
						|
#define GCC_WCSS_RESTART			76
 | 
						|
#define GCC_VENUS_RESTART			77
 | 
						|
 | 
						|
#endif
 |