This pull request implements a new "LP2" cpuidle state for Tegra20, which makes use of the couple cpuidle feature. It is based on (most of) the previous pull request, with tag tegra-for-3.9-soc-usb. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.11 (GNU/Linux) iQIcBAABAgAGBQJRCYoCAAoJEMzrak5tbycxB7AP/3CqtxeAR7dhby7p/bNVRSyp NJp1Vim7wyM8nW3MW8Ha21ZdEqmeYvEz3d5cPAQwBEN4jc8KRTe06kjiFwlR/9nu KKx6X9mHlNAzoi5BHnavhvq1RzUuPxEfptAoEA2w6fUtcfxFlUvo1ToVSUnYd1CC 0bot9PN6IxbCfrzcwHmcUgB9XLJO/M/RZ+TF+UtOM6bK+7GRtPJoWNzNmTe/uG+d qdgvEuX+04Qellbhc/jp8A619T6hGHrpn9N8wxZMfNwfQiwdrv4bAe1oOXIWKYUJ Y61R+iPqKeinR6msH7cqALrn+5LlZsFyAv7GRuCq/+4orCoghx+hZXB9kEibXxPu PBiHXYVXPYDSWGK8toJ0sEtbE2blzoQDq7HanYX7+HG70mz5dLyLeHLVVO3ekepd aPxiOBP7h/zabJ6ptZnOUCIgFjT6hYoUQrA/IeH5mkMQwZn84ivl4xMACMKoyawz 5icfTLxD9TlJuZWHZ61rAbDCYRiggo1C01b/woke7oMuIXtiN1F6Pudj8n2yYM0Q IwStxy2OEiN1TI9PXzbSAYn2+MKp7GPh8/R0uhAODbGnsTi8wNEIHvSBizVNLXU3 BfyzcF4g7WDuVDYyHPQuDXo+sQdCzBac7U3AbQ3k4JVHY0k3S9U+SzIj5umbxS7I s0YjjrNmlTkNeldbij53 =2BUE -----END PGP SIGNATURE----- Merge tag 'tegra-for-3.9-soc-cpuidle' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra into next/soc From Stephen Warren: ARM: tegra: cpuidle enhancements This pull request implements a new "LP2" cpuidle state for Tegra20, which makes use of the couple cpuidle feature. It is based on (most of) the previous pull request, with tag tegra-for-3.9-soc-usb. * tag 'tegra-for-3.9-soc-cpuidle' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra: ARM: tegra20: cpuidle: apply coupled cpuidle for powered-down mode ARM: tegra20: flowctrl: add support for cpu_suspend_enter/exit clk: tegra20: Implementing CPU low-power function for tegra_cpu_car_ops ARM: tegra20: cpuidle: add powered-down state for secondary CPU ARM: tegra: add pending SGI checking API Signed-off-by: Olof Johansson <olof@lixom.net>
		
			
				
	
	
		
			161 lines
		
	
	
	
		
			3.7 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			161 lines
		
	
	
	
		
			3.7 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * Copyright (C) 2011 Google, Inc.
 | 
						|
 *
 | 
						|
 * Author:
 | 
						|
 *	Colin Cross <ccross@android.com>
 | 
						|
 *
 | 
						|
 * Copyright (C) 2010, NVIDIA Corporation
 | 
						|
 *
 | 
						|
 * This software is licensed under the terms of the GNU General Public
 | 
						|
 * License version 2, as published by the Free Software Foundation, and
 | 
						|
 * may be copied, distributed, and modified under those terms.
 | 
						|
 *
 | 
						|
 * This program is distributed in the hope that it will be useful,
 | 
						|
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
						|
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
						|
 * GNU General Public License for more details.
 | 
						|
 *
 | 
						|
 */
 | 
						|
 | 
						|
#include <linux/kernel.h>
 | 
						|
#include <linux/interrupt.h>
 | 
						|
#include <linux/irq.h>
 | 
						|
#include <linux/io.h>
 | 
						|
#include <linux/of.h>
 | 
						|
#include <linux/irqchip/arm-gic.h>
 | 
						|
 | 
						|
#include "board.h"
 | 
						|
#include "iomap.h"
 | 
						|
 | 
						|
#define ICTLR_CPU_IEP_VFIQ	0x08
 | 
						|
#define ICTLR_CPU_IEP_FIR	0x14
 | 
						|
#define ICTLR_CPU_IEP_FIR_SET	0x18
 | 
						|
#define ICTLR_CPU_IEP_FIR_CLR	0x1c
 | 
						|
 | 
						|
#define ICTLR_CPU_IER		0x20
 | 
						|
#define ICTLR_CPU_IER_SET	0x24
 | 
						|
#define ICTLR_CPU_IER_CLR	0x28
 | 
						|
#define ICTLR_CPU_IEP_CLASS	0x2C
 | 
						|
 | 
						|
#define ICTLR_COP_IER		0x30
 | 
						|
#define ICTLR_COP_IER_SET	0x34
 | 
						|
#define ICTLR_COP_IER_CLR	0x38
 | 
						|
#define ICTLR_COP_IEP_CLASS	0x3c
 | 
						|
 | 
						|
#define FIRST_LEGACY_IRQ 32
 | 
						|
 | 
						|
#define SGI_MASK 0xFFFF
 | 
						|
 | 
						|
static int num_ictlrs;
 | 
						|
 | 
						|
static void __iomem *ictlr_reg_base[] = {
 | 
						|
	IO_ADDRESS(TEGRA_PRIMARY_ICTLR_BASE),
 | 
						|
	IO_ADDRESS(TEGRA_SECONDARY_ICTLR_BASE),
 | 
						|
	IO_ADDRESS(TEGRA_TERTIARY_ICTLR_BASE),
 | 
						|
	IO_ADDRESS(TEGRA_QUATERNARY_ICTLR_BASE),
 | 
						|
	IO_ADDRESS(TEGRA_QUINARY_ICTLR_BASE),
 | 
						|
};
 | 
						|
 | 
						|
bool tegra_pending_sgi(void)
 | 
						|
{
 | 
						|
	u32 pending_set;
 | 
						|
	void __iomem *distbase = IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE);
 | 
						|
 | 
						|
	pending_set = readl_relaxed(distbase + GIC_DIST_PENDING_SET);
 | 
						|
 | 
						|
	if (pending_set & SGI_MASK)
 | 
						|
		return true;
 | 
						|
 | 
						|
	return false;
 | 
						|
}
 | 
						|
 | 
						|
static inline void tegra_irq_write_mask(unsigned int irq, unsigned long reg)
 | 
						|
{
 | 
						|
	void __iomem *base;
 | 
						|
	u32 mask;
 | 
						|
 | 
						|
	BUG_ON(irq < FIRST_LEGACY_IRQ ||
 | 
						|
		irq >= FIRST_LEGACY_IRQ + num_ictlrs * 32);
 | 
						|
 | 
						|
	base = ictlr_reg_base[(irq - FIRST_LEGACY_IRQ) / 32];
 | 
						|
	mask = BIT((irq - FIRST_LEGACY_IRQ) % 32);
 | 
						|
 | 
						|
	__raw_writel(mask, base + reg);
 | 
						|
}
 | 
						|
 | 
						|
static void tegra_mask(struct irq_data *d)
 | 
						|
{
 | 
						|
	if (d->irq < FIRST_LEGACY_IRQ)
 | 
						|
		return;
 | 
						|
 | 
						|
	tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_CLR);
 | 
						|
}
 | 
						|
 | 
						|
static void tegra_unmask(struct irq_data *d)
 | 
						|
{
 | 
						|
	if (d->irq < FIRST_LEGACY_IRQ)
 | 
						|
		return;
 | 
						|
 | 
						|
	tegra_irq_write_mask(d->irq, ICTLR_CPU_IER_SET);
 | 
						|
}
 | 
						|
 | 
						|
static void tegra_ack(struct irq_data *d)
 | 
						|
{
 | 
						|
	if (d->irq < FIRST_LEGACY_IRQ)
 | 
						|
		return;
 | 
						|
 | 
						|
	tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
 | 
						|
}
 | 
						|
 | 
						|
static void tegra_eoi(struct irq_data *d)
 | 
						|
{
 | 
						|
	if (d->irq < FIRST_LEGACY_IRQ)
 | 
						|
		return;
 | 
						|
 | 
						|
	tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_CLR);
 | 
						|
}
 | 
						|
 | 
						|
static int tegra_retrigger(struct irq_data *d)
 | 
						|
{
 | 
						|
	if (d->irq < FIRST_LEGACY_IRQ)
 | 
						|
		return 0;
 | 
						|
 | 
						|
	tegra_irq_write_mask(d->irq, ICTLR_CPU_IEP_FIR_SET);
 | 
						|
 | 
						|
	return 1;
 | 
						|
}
 | 
						|
 | 
						|
void __init tegra_init_irq(void)
 | 
						|
{
 | 
						|
	int i;
 | 
						|
	void __iomem *distbase;
 | 
						|
 | 
						|
	distbase = IO_ADDRESS(TEGRA_ARM_INT_DIST_BASE);
 | 
						|
	num_ictlrs = readl_relaxed(distbase + GIC_DIST_CTR) & 0x1f;
 | 
						|
 | 
						|
	if (num_ictlrs > ARRAY_SIZE(ictlr_reg_base)) {
 | 
						|
		WARN(1, "Too many (%d) interrupt controllers found. Maximum is %d.",
 | 
						|
			num_ictlrs, ARRAY_SIZE(ictlr_reg_base));
 | 
						|
		num_ictlrs = ARRAY_SIZE(ictlr_reg_base);
 | 
						|
	}
 | 
						|
 | 
						|
	for (i = 0; i < num_ictlrs; i++) {
 | 
						|
		void __iomem *ictlr = ictlr_reg_base[i];
 | 
						|
		writel(~0, ictlr + ICTLR_CPU_IER_CLR);
 | 
						|
		writel(0, ictlr + ICTLR_CPU_IEP_CLASS);
 | 
						|
	}
 | 
						|
 | 
						|
	gic_arch_extn.irq_ack = tegra_ack;
 | 
						|
	gic_arch_extn.irq_eoi = tegra_eoi;
 | 
						|
	gic_arch_extn.irq_mask = tegra_mask;
 | 
						|
	gic_arch_extn.irq_unmask = tegra_unmask;
 | 
						|
	gic_arch_extn.irq_retrigger = tegra_retrigger;
 | 
						|
 | 
						|
	/*
 | 
						|
	 * Check if there is a devicetree present, since the GIC will be
 | 
						|
	 * initialized elsewhere under DT.
 | 
						|
	 */
 | 
						|
	if (!of_have_populated_dt())
 | 
						|
		gic_init(0, 29, distbase,
 | 
						|
			IO_ADDRESS(TEGRA_ARM_PERIF_BASE + 0x100));
 | 
						|
}
 |