 dc3cf93d89
			
		
	
	
	dc3cf93d89
	
	
	
		
			
			Signed-off-by: Yoshifumi Hosoya <yoshifumi.hosoya.wj@renesas.com> Signed-off-by: Simon Horman <horms+renesas@verge.net.au>
		
			
				
	
	
		
			89 lines
		
	
	
	
		
			2.2 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			89 lines
		
	
	
	
		
			2.2 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright (C) 2014 Renesas Electronics Corporation
 | |
|  * Copyright 2013 Ideas On Board SPRL
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify
 | |
|  * it under the terms of the GNU General Public License as published by
 | |
|  * the Free Software Foundation; either version 2 of the License, or
 | |
|  * (at your option) any later version.
 | |
|  */
 | |
| 
 | |
| #ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
 | |
| #define __DT_BINDINGS_CLOCK_R8A7794_H__
 | |
| 
 | |
| /* CPG */
 | |
| #define R8A7794_CLK_MAIN		0
 | |
| #define R8A7794_CLK_PLL0		1
 | |
| #define R8A7794_CLK_PLL1		2
 | |
| #define R8A7794_CLK_PLL3		3
 | |
| #define R8A7794_CLK_LB			4
 | |
| #define R8A7794_CLK_QSPI		5
 | |
| #define R8A7794_CLK_SDH			6
 | |
| #define R8A7794_CLK_SD0			7
 | |
| #define R8A7794_CLK_Z			8
 | |
| 
 | |
| /* MSTP0 */
 | |
| #define R8A7794_CLK_MSIOF0		0
 | |
| 
 | |
| /* MSTP1 */
 | |
| #define R8A7794_CLK_VCP0		1
 | |
| #define R8A7794_CLK_VPC0		3
 | |
| #define R8A7794_CLK_TMU1		11
 | |
| #define R8A7794_CLK_3DG			12
 | |
| #define R8A7794_CLK_2DDMAC		15
 | |
| #define R8A7794_CLK_FDP1_0		19
 | |
| #define R8A7794_CLK_TMU3		21
 | |
| #define R8A7794_CLK_TMU2		22
 | |
| #define R8A7794_CLK_CMT0		24
 | |
| #define R8A7794_CLK_TMU0		25
 | |
| #define R8A7794_CLK_VSP1_DU0		28
 | |
| #define R8A7794_CLK_VSP1_S		31
 | |
| 
 | |
| /* MSTP2 */
 | |
| #define R8A7794_CLK_SCIFA2		2
 | |
| #define R8A7794_CLK_SCIFA1		3
 | |
| #define R8A7794_CLK_SCIFA0		4
 | |
| #define R8A7794_CLK_MSIOF2		5
 | |
| #define R8A7794_CLK_SCIFB0		6
 | |
| #define R8A7794_CLK_SCIFB1		7
 | |
| #define R8A7794_CLK_MSIOF1		8
 | |
| #define R8A7794_CLK_SCIFB2		16
 | |
| 
 | |
| /* MSTP3 */
 | |
| #define R8A7794_CLK_CMT1		29
 | |
| 
 | |
| /* MSTP5 */
 | |
| #define R8A7794_CLK_THERMAL		22
 | |
| #define R8A7794_CLK_PWM			23
 | |
| 
 | |
| /* MSTP7 */
 | |
| #define R8A7794_CLK_HSCIF2		13
 | |
| #define R8A7794_CLK_SCIF5		14
 | |
| #define R8A7794_CLK_SCIF4		15
 | |
| #define R8A7794_CLK_HSCIF1		16
 | |
| #define R8A7794_CLK_HSCIF0		17
 | |
| #define R8A7794_CLK_SCIF3		18
 | |
| #define R8A7794_CLK_SCIF2		19
 | |
| #define R8A7794_CLK_SCIF1		20
 | |
| #define R8A7794_CLK_SCIF0		21
 | |
| 
 | |
| /* MSTP8 */
 | |
| #define R8A7794_CLK_VIN1		10
 | |
| #define R8A7794_CLK_VIN0		11
 | |
| #define R8A7794_CLK_ETHER		13
 | |
| 
 | |
| /* MSTP9 */
 | |
| #define R8A7794_CLK_GPIO6		5
 | |
| #define R8A7794_CLK_GPIO5		7
 | |
| #define R8A7794_CLK_GPIO4		8
 | |
| #define R8A7794_CLK_GPIO3		9
 | |
| #define R8A7794_CLK_GPIO2		10
 | |
| #define R8A7794_CLK_GPIO1		11
 | |
| #define R8A7794_CLK_GPIO0		12
 | |
| 
 | |
| /* MSTP11 */
 | |
| #define R8A7794_CLK_SCIFA3		6
 | |
| #define R8A7794_CLK_SCIFA4		7
 | |
| #define R8A7794_CLK_SCIFA5		8
 | |
| 
 | |
| #endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */
 |