 bfa664f21b
			
		
	
	
	bfa664f21b
	
	
	
		
			
			This branch includes a number of enhancements to core SoC support for Tegra devices. The major new features are: * Adds a new CPU-power-gated cpuidle state for Tegra114. * Adds initial system suspend support for Tegra114, initially supporting just CPU-power-gating during suspend. * Adds "LP1" suspend mode support for all of Tegra20/30/114. This mode both gates CPU power, and places the DRAM into self-refresh mode. * A new DT-driven PCIe driver to Tegra20/30. The driver is also moved from arch/arm/mach-tegra/ to drivers/pci/host/. The PCIe driver work depends on the following tag from Thomas Petazzoni: git://git.infradead.org/linux-mvebu.git mis-3.12.2 ... which is merged into the middle of this pull request. -----BEGIN PGP SIGNATURE----- Version: GnuPG v1.4.11 (GNU/Linux) iQIcBAABAgAGBQJSDlwwAAoJEMzrak5tbycxR68QAJZ/Izc9Izj0JH8hmCEvMNfi ub1DQfWAy3oXk0ttkk+BMvuyD8JTvBr8LSK8GqjZs//rFGlW81A4NHTvCwoKZjKe hgrRgI2B1wj3Um1sp8le9D0klKrTcfmpXrOxH8ALgz0BIpMge8AGZHkV0SrfQa1z bKiISFVAw12WJCVrQ2nbzpZGU51lbyJ/+RghttM1a8LuS2P03CZgt2kqiytk3UVK uiGEy3sCkjXLFO3EsUvM6ha623S6BumCAYjNfgDowTVKaoEe1r2TD4bFeU6lGcXJ mlVTv0Kywazf4Q2gKzkbDz8UQMArW4hok2iILHzz+sf/Rn0hie5XVqhFlbBlcae8 vyWsHmqvmE9BJAK2G2RLs9cJCTzEpEyAjUWfE3sIIa3ztSguT5+PHndDLR/d76aS j8L3FYReICZ1NuNw1JSQPFs9g2EWJbNRiy+8o9O2elsJMpLDBj/FcV6TVpudbBTI z7hvN+XSVYUaCVD4e8ma9YoC3VGseiAZvd+Y8hPd2MFBECVPNpy2bOacieU6Bgxh zjSBXZ/URxN3rTkv9+F3BLWAOfVmJYN0rKV9YfM/rqpWjc9iQx30m1fRZDnXWhvd ps8eFIYsKqc6v9AAugl/RexFy4Laav9eREjb0k2LA8ClLhK/qLLuiisVmKWS/grh lX9tzPEG2nZcjxSYaEjz =ve9i -----END PGP SIGNATURE----- Merge tag 'tegra-for-3.12-soc' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra into next/soc From: Stephen Warren: ARM: tegra: core SoC enhancements for 3.12 This branch includes a number of enhancements to core SoC support for Tegra devices. The major new features are: * Adds a new CPU-power-gated cpuidle state for Tegra114. * Adds initial system suspend support for Tegra114, initially supporting just CPU-power-gating during suspend. * Adds "LP1" suspend mode support for all of Tegra20/30/114. This mode both gates CPU power, and places the DRAM into self-refresh mode. * A new DT-driven PCIe driver to Tegra20/30. The driver is also moved from arch/arm/mach-tegra/ to drivers/pci/host/. The PCIe driver work depends on the following tag from Thomas Petazzoni: git://git.infradead.org/linux-mvebu.git mis-3.12.2 ... which is merged into the middle of this pull request. * tag 'tegra-for-3.12-soc' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren/linux-tegra: (33 commits) ARM: tegra: disable LP2 cpuidle state if PCIe is enabled MAINTAINERS: Add myself as Tegra PCIe maintainer PCI: tegra: set up PADS_REFCLK_CFG1 PCI: tegra: Add Tegra 30 PCIe support PCI: tegra: Move PCIe driver to drivers/pci/host PCI: msi: add default MSI operations for !HAVE_GENERIC_HARDIRQS platforms ARM: tegra: add LP1 suspend support for Tegra114 ARM: tegra: add LP1 suspend support for Tegra20 ARM: tegra: add LP1 suspend support for Tegra30 ARM: tegra: add common LP1 suspend support clk: tegra114: add LP1 suspend/resume support ARM: tegra: config the polarity of the request of sys clock ARM: tegra: add common resume handling code for LP1 resuming ARM: pci: add ->add_bus() and ->remove_bus() hooks to hw_pci of: pci: add registry of MSI chips PCI: Introduce new MSI chip infrastructure PCI: remove ARCH_SUPPORTS_MSI kconfig option PCI: use weak functions for MSI arch-specific functions ARM: tegra: unify Tegra's Kconfig a bit more ARM: tegra: remove the limitation that Tegra114 can't support suspend ... Signed-off-by: Kevin Hilman <khilman@linaro.org>
		
			
				
	
	
		
			153 lines
		
	
	
	
		
			3.8 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			153 lines
		
	
	
	
		
			3.8 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright (C) 2009 Thomas Gleixner <tglx@linutronix.de>
 | |
|  *
 | |
|  *  For licencing details see kernel-base/COPYING
 | |
|  */
 | |
| #include <linux/init.h>
 | |
| #include <linux/ioport.h>
 | |
| #include <linux/module.h>
 | |
| #include <linux/pci.h>
 | |
| 
 | |
| #include <asm/bios_ebda.h>
 | |
| #include <asm/paravirt.h>
 | |
| #include <asm/pci_x86.h>
 | |
| #include <asm/pci.h>
 | |
| #include <asm/mpspec.h>
 | |
| #include <asm/setup.h>
 | |
| #include <asm/apic.h>
 | |
| #include <asm/e820.h>
 | |
| #include <asm/time.h>
 | |
| #include <asm/irq.h>
 | |
| #include <asm/io_apic.h>
 | |
| #include <asm/hpet.h>
 | |
| #include <asm/pat.h>
 | |
| #include <asm/tsc.h>
 | |
| #include <asm/iommu.h>
 | |
| #include <asm/mach_traps.h>
 | |
| 
 | |
| void x86_init_noop(void) { }
 | |
| void __init x86_init_uint_noop(unsigned int unused) { }
 | |
| int __init iommu_init_noop(void) { return 0; }
 | |
| void iommu_shutdown_noop(void) { }
 | |
| 
 | |
| /*
 | |
|  * The platform setup functions are preset with the default functions
 | |
|  * for standard PC hardware.
 | |
|  */
 | |
| struct x86_init_ops x86_init __initdata = {
 | |
| 
 | |
| 	.resources = {
 | |
| 		.probe_roms		= probe_roms,
 | |
| 		.reserve_resources	= reserve_standard_io_resources,
 | |
| 		.memory_setup		= default_machine_specific_memory_setup,
 | |
| 	},
 | |
| 
 | |
| 	.mpparse = {
 | |
| 		.mpc_record		= x86_init_uint_noop,
 | |
| 		.setup_ioapic_ids	= x86_init_noop,
 | |
| 		.mpc_apic_id		= default_mpc_apic_id,
 | |
| 		.smp_read_mpc_oem	= default_smp_read_mpc_oem,
 | |
| 		.mpc_oem_bus_info	= default_mpc_oem_bus_info,
 | |
| 		.find_smp_config	= default_find_smp_config,
 | |
| 		.get_smp_config		= default_get_smp_config,
 | |
| 	},
 | |
| 
 | |
| 	.irqs = {
 | |
| 		.pre_vector_init	= init_ISA_irqs,
 | |
| 		.intr_init		= native_init_IRQ,
 | |
| 		.trap_init		= x86_init_noop,
 | |
| 	},
 | |
| 
 | |
| 	.oem = {
 | |
| 		.arch_setup		= x86_init_noop,
 | |
| 		.banner			= default_banner,
 | |
| 	},
 | |
| 
 | |
| 	.paging = {
 | |
| 		.pagetable_init		= native_pagetable_init,
 | |
| 	},
 | |
| 
 | |
| 	.timers = {
 | |
| 		.setup_percpu_clockev	= setup_boot_APIC_clock,
 | |
| 		.tsc_pre_init		= x86_init_noop,
 | |
| 		.timer_init		= hpet_time_init,
 | |
| 		.wallclock_init		= x86_init_noop,
 | |
| 	},
 | |
| 
 | |
| 	.iommu = {
 | |
| 		.iommu_init		= iommu_init_noop,
 | |
| 	},
 | |
| 
 | |
| 	.pci = {
 | |
| 		.init			= x86_default_pci_init,
 | |
| 		.init_irq		= x86_default_pci_init_irq,
 | |
| 		.fixup_irqs		= x86_default_pci_fixup_irqs,
 | |
| 	},
 | |
| };
 | |
| 
 | |
| struct x86_cpuinit_ops x86_cpuinit = {
 | |
| 	.early_percpu_clock_init	= x86_init_noop,
 | |
| 	.setup_percpu_clockev		= setup_secondary_APIC_clock,
 | |
| };
 | |
| 
 | |
| static void default_nmi_init(void) { };
 | |
| static int default_i8042_detect(void) { return 1; };
 | |
| 
 | |
| struct x86_platform_ops x86_platform = {
 | |
| 	.calibrate_tsc			= native_calibrate_tsc,
 | |
| 	.get_wallclock			= mach_get_cmos_time,
 | |
| 	.set_wallclock			= mach_set_rtc_mmss,
 | |
| 	.iommu_shutdown			= iommu_shutdown_noop,
 | |
| 	.is_untracked_pat_range		= is_ISA_range,
 | |
| 	.nmi_init			= default_nmi_init,
 | |
| 	.get_nmi_reason			= default_get_nmi_reason,
 | |
| 	.i8042_detect			= default_i8042_detect,
 | |
| 	.save_sched_clock_state 	= tsc_save_sched_clock_state,
 | |
| 	.restore_sched_clock_state 	= tsc_restore_sched_clock_state,
 | |
| };
 | |
| 
 | |
| EXPORT_SYMBOL_GPL(x86_platform);
 | |
| 
 | |
| #if defined(CONFIG_PCI_MSI)
 | |
| struct x86_msi_ops x86_msi = {
 | |
| 	.setup_msi_irqs		= native_setup_msi_irqs,
 | |
| 	.compose_msi_msg	= native_compose_msi_msg,
 | |
| 	.teardown_msi_irq	= native_teardown_msi_irq,
 | |
| 	.teardown_msi_irqs	= default_teardown_msi_irqs,
 | |
| 	.restore_msi_irqs	= default_restore_msi_irqs,
 | |
| 	.setup_hpet_msi		= default_setup_hpet_msi,
 | |
| };
 | |
| 
 | |
| /* MSI arch specific hooks */
 | |
| int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
 | |
| {
 | |
| 	return x86_msi.setup_msi_irqs(dev, nvec, type);
 | |
| }
 | |
| 
 | |
| void arch_teardown_msi_irqs(struct pci_dev *dev)
 | |
| {
 | |
| 	x86_msi.teardown_msi_irqs(dev);
 | |
| }
 | |
| 
 | |
| void arch_teardown_msi_irq(unsigned int irq)
 | |
| {
 | |
| 	x86_msi.teardown_msi_irq(irq);
 | |
| }
 | |
| 
 | |
| void arch_restore_msi_irqs(struct pci_dev *dev, int irq)
 | |
| {
 | |
| 	x86_msi.restore_msi_irqs(dev, irq);
 | |
| }
 | |
| #endif
 | |
| 
 | |
| struct x86_io_apic_ops x86_io_apic_ops = {
 | |
| 	.init			= native_io_apic_init_mappings,
 | |
| 	.read			= native_io_apic_read,
 | |
| 	.write			= native_io_apic_write,
 | |
| 	.modify			= native_io_apic_modify,
 | |
| 	.disable		= native_disable_io_apic,
 | |
| 	.print_entries		= native_io_apic_print_entries,
 | |
| 	.set_affinity		= native_ioapic_set_affinity,
 | |
| 	.setup_entry		= native_setup_ioapic_entry,
 | |
| 	.eoi_ioapic_pin		= native_eoi_ioapic_pin,
 | |
| };
 |