 e1ba84597c
			
		
	
	
	e1ba84597c
	
	
	
		
			
			Resource management
     - Change pci_bus_region addresses to dma_addr_t (Bjorn Helgaas)
     - Support 64-bit AGP BARs (Bjorn Helgaas, Yinghai Lu)
     - Add pci_bus_address() to get bus address of a BAR (Bjorn Helgaas)
     - Use pci_resource_start() for CPU address of AGP BARs (Bjorn Helgaas)
     - Enforce bus address limits in resource allocation (Yinghai Lu)
     - Allocate 64-bit BARs above 4G when possible (Yinghai Lu)
     - Convert pcibios_resource_to_bus() to take pci_bus, not pci_dev (Yinghai Lu)
 
   PCI device hotplug
     - Major rescan/remove locking update (Rafael J. Wysocki)
     - Make ioapic builtin only (not modular) (Yinghai Lu)
     - Fix release/free issues (Yinghai Lu)
     - Clean up pciehp (Bjorn Helgaas)
     - Announce pciehp slot info during enumeration (Bjorn Helgaas)
 
   MSI
     - Add pci_msi_vec_count(), pci_msix_vec_count() (Alexander Gordeev)
     - Add pci_enable_msi_range(), pci_enable_msix_range() (Alexander Gordeev)
     - Deprecate "tri-state" interfaces: fail/success/fail+info (Alexander Gordeev)
     - Export MSI mode using attributes, not kobjects (Greg Kroah-Hartman)
     - Drop "irq" param from *_restore_msi_irqs() (DuanZhenzhong)
 
   SR-IOV
     - Clear NumVFs when disabling SR-IOV in sriov_init() (ethan.zhao)
 
   Virtualization
     - Add support for save/restore of extended capabilities (Alex Williamson)
     - Add Virtual Channel to save/restore support (Alex Williamson)
     - Never treat a VF as a multifunction device (Alex Williamson)
     - Add pci_try_reset_function(), et al (Alex Williamson)
 
   AER
     - Ignore non-PCIe error sources (Betty Dall)
     - Support ACPI HEST error sources for domains other than 0 (Betty Dall)
     - Consolidate HEST error source parsers (Bjorn Helgaas)
     - Add a TLP header print helper (Borislav Petkov)
 
   Freescale i.MX6
     - Remove unnecessary code (Fabio Estevam)
     - Make reset-gpio optional (Marek Vasut)
     - Report "link up" only after link training completes (Marek Vasut)
     - Start link in Gen1 before negotiating for Gen2 mode (Marek Vasut)
     - Fix PCIe startup code (Richard Zhu)
 
   Marvell MVEBU
     - Remove duplicate of_clk_get_by_name() call (Andrew Lunn)
     - Drop writes to bridge Secondary Status register (Jason Gunthorpe)
     - Obey bridge PCI_COMMAND_MEM and PCI_COMMAND_IO bits (Jason Gunthorpe)
     - Support a bridge with no IO port window (Jason Gunthorpe)
     - Use max_t() instead of max(resource_size_t,) (Jingoo Han)
     - Remove redundant of_match_ptr (Sachin Kamat)
     - Call pci_ioremap_io() at startup instead of dynamically (Thomas Petazzoni)
 
   NVIDIA Tegra
     - Disable Gen2 for Tegra20 and Tegra30 (Eric Brower)
 
   Renesas R-Car
     - Add runtime PM support (Valentine Barshak)
     - Fix rcar_pci_probe() return value check (Wei Yongjun)
 
   Synopsys DesignWare
     - Fix crash in dw_msi_teardown_irq() (Bjørn Erik Nilsen)
     - Remove redundant call to pci_write_config_word() (Bjørn Erik Nilsen)
     - Fix missing MSI IRQs (Harro Haan)
     - Add dw_pcie prefix before cfg_read/write (Pratyush Anand)
     - Fix I/O transfers by using CPU (not realio) address (Pratyush Anand)
     - Whitespace cleanup (Jingoo Han)
 
   EISA
     - Call put_device() if device_register() fails (Levente Kurusa)
     - Revert EISA initialization breakage ((Bjorn Helgaas)
 
   Miscellaneous
     - Remove unused code, including PCIe 3.0 interfaces (Stephen Hemminger)
     - Prevent bus conflicts while checking for bridge apertures (Bjorn Helgaas)
     - Stop clearing bridge Secondary Status when setting up I/O aperture (Bjorn Helgaas)
     - Use dev_is_pci() to identify PCI devices (Yijing Wang)
     - Deprecate DEFINE_PCI_DEVICE_TABLE (Joe Perches)
     - Update documentation 00-INDEX (Erik Ekman)
 -----BEGIN PGP SIGNATURE-----
 Version: GnuPG v1.4.11 (GNU/Linux)
 
 iQIcBAABAgAGBQJS3ujEAAoJEFmIoMA60/r8A4EQAK9AZSUSVNWvlKdC1PrBfT3w
 7fVILx5A4KWsOU8eoFwCPQLrgvUtMltg16yN2tbCjqpKEdrVc36biMO9bwhnXSyZ
 KopHKMWnn0sza/z2H8mcGy+0azGdWcIjcErX/a8WeS6zyWBjm+yzckrHNVpPu4Ca
 SpCBhfgBMjKyIZyLtP6juFSH34S2DfQex4oUSyPC+gjqPy5wW/xw/kBxZfOXl+yU
 P9pQT+geMIc31pETMdG9wd/TT+47YAui4ieSggoVxfVrphCXv6S8mOMCMuQc2bAy
 MHy9uFm1jbvKZZIYrzJ+9HFiiU/6MNiOO3Ygua52xuSp1Zrcjwi2CLD9/QBXbDVs
 pTKU5JIO7q43llkQUpIXTwBvEApSZRhuqzXegsMAYIg4AWmbfm/2fXkfWlQThYMp
 J48blAJZ4t0vhMr9usgwbtdBe8F5euExOxpwH0QMCMABbuu8/B3TLm39+LTcIbsw
 Efgm3N9iUTyiV5fe9Rr62nflhyqXjTevPl4wbZZe4OOdm0MXZY+/BzuNJhg3wyY8
 QKz2J3FB6OR7BCLHCp80l50s5+Ih4F5kmOXwFKjT1D1MFRaNaPDmp9BY6TitU6hg
 zj55gP4c8x6n3alakbf972Yhgs/4oi1va8cZL+pCYWb8nPO5ldaMiT7QBBLUreQV
 BtDtC7u/AFWJ5e73+jVO
 =La1R
 -----END PGP SIGNATURE-----
Merge tag 'pci-v3.14-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaas/pci
Pull PCI updates from Bjorn Helgaas:
 "PCI changes for the v3.14 merge window:
  Resource management
    - Change pci_bus_region addresses to dma_addr_t (Bjorn Helgaas)
    - Support 64-bit AGP BARs (Bjorn Helgaas, Yinghai Lu)
    - Add pci_bus_address() to get bus address of a BAR (Bjorn Helgaas)
    - Use pci_resource_start() for CPU address of AGP BARs (Bjorn Helgaas)
    - Enforce bus address limits in resource allocation (Yinghai Lu)
    - Allocate 64-bit BARs above 4G when possible (Yinghai Lu)
    - Convert pcibios_resource_to_bus() to take pci_bus, not pci_dev (Yinghai Lu)
  PCI device hotplug
    - Major rescan/remove locking update (Rafael J. Wysocki)
    - Make ioapic builtin only (not modular) (Yinghai Lu)
    - Fix release/free issues (Yinghai Lu)
    - Clean up pciehp (Bjorn Helgaas)
    - Announce pciehp slot info during enumeration (Bjorn Helgaas)
  MSI
    - Add pci_msi_vec_count(), pci_msix_vec_count() (Alexander Gordeev)
    - Add pci_enable_msi_range(), pci_enable_msix_range() (Alexander Gordeev)
    - Deprecate "tri-state" interfaces: fail/success/fail+info (Alexander Gordeev)
    - Export MSI mode using attributes, not kobjects (Greg Kroah-Hartman)
    - Drop "irq" param from *_restore_msi_irqs() (DuanZhenzhong)
  SR-IOV
    - Clear NumVFs when disabling SR-IOV in sriov_init() (ethan.zhao)
  Virtualization
    - Add support for save/restore of extended capabilities (Alex Williamson)
    - Add Virtual Channel to save/restore support (Alex Williamson)
    - Never treat a VF as a multifunction device (Alex Williamson)
    - Add pci_try_reset_function(), et al (Alex Williamson)
  AER
    - Ignore non-PCIe error sources (Betty Dall)
    - Support ACPI HEST error sources for domains other than 0 (Betty Dall)
    - Consolidate HEST error source parsers (Bjorn Helgaas)
    - Add a TLP header print helper (Borislav Petkov)
  Freescale i.MX6
    - Remove unnecessary code (Fabio Estevam)
    - Make reset-gpio optional (Marek Vasut)
    - Report "link up" only after link training completes (Marek Vasut)
    - Start link in Gen1 before negotiating for Gen2 mode (Marek Vasut)
    - Fix PCIe startup code (Richard Zhu)
  Marvell MVEBU
    - Remove duplicate of_clk_get_by_name() call (Andrew Lunn)
    - Drop writes to bridge Secondary Status register (Jason Gunthorpe)
    - Obey bridge PCI_COMMAND_MEM and PCI_COMMAND_IO bits (Jason Gunthorpe)
    - Support a bridge with no IO port window (Jason Gunthorpe)
    - Use max_t() instead of max(resource_size_t,) (Jingoo Han)
    - Remove redundant of_match_ptr (Sachin Kamat)
    - Call pci_ioremap_io() at startup instead of dynamically (Thomas Petazzoni)
  NVIDIA Tegra
    - Disable Gen2 for Tegra20 and Tegra30 (Eric Brower)
  Renesas R-Car
    - Add runtime PM support (Valentine Barshak)
    - Fix rcar_pci_probe() return value check (Wei Yongjun)
  Synopsys DesignWare
    - Fix crash in dw_msi_teardown_irq() (Bjørn Erik Nilsen)
    - Remove redundant call to pci_write_config_word() (Bjørn Erik Nilsen)
    - Fix missing MSI IRQs (Harro Haan)
    - Add dw_pcie prefix before cfg_read/write (Pratyush Anand)
    - Fix I/O transfers by using CPU (not realio) address (Pratyush Anand)
    - Whitespace cleanup (Jingoo Han)
  EISA
    - Call put_device() if device_register() fails (Levente Kurusa)
    - Revert EISA initialization breakage ((Bjorn Helgaas)
  Miscellaneous
    - Remove unused code, including PCIe 3.0 interfaces (Stephen Hemminger)
    - Prevent bus conflicts while checking for bridge apertures (Bjorn Helgaas)
    - Stop clearing bridge Secondary Status when setting up I/O aperture (Bjorn Helgaas)
    - Use dev_is_pci() to identify PCI devices (Yijing Wang)
    - Deprecate DEFINE_PCI_DEVICE_TABLE (Joe Perches)
    - Update documentation 00-INDEX (Erik Ekman)"
* tag 'pci-v3.14-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaas/pci: (119 commits)
  Revert "EISA: Initialize device before its resources"
  Revert "EISA: Log device resources in dmesg"
  vfio-pci: Use pci "try" reset interface
  PCI: Check parent kobject in pci_destroy_dev()
  xen/pcifront: Use global PCI rescan-remove locking
  powerpc/eeh: Use global PCI rescan-remove locking
  PCI: Fix pci_check_and_unmask_intx() comment typos
  PCI: Add pci_try_reset_function(), pci_try_reset_slot(), pci_try_reset_bus()
  MPT / PCI: Use pci_stop_and_remove_bus_device_locked()
  platform / x86: Use global PCI rescan-remove locking
  PCI: hotplug: Use global PCI rescan-remove locking
  pcmcia: Use global PCI rescan-remove locking
  ACPI / hotplug / PCI: Use global PCI rescan-remove locking
  ACPI / PCI: Use global PCI rescan-remove locking in PCI root hotplug
  PCI: Add global pci_lock_rescan_remove()
  PCI: Cleanup pci.h whitespace
  PCI: Reorder so actual code comes before stubs
  PCI/AER: Support ACPI HEST AER error sources for PCI domains other than 0
  ACPICA: Add helper macros to extract bus/segment numbers from HEST table.
  PCI: Make local functions static
  ...
		
	
			
		
			
				
	
	
		
			818 lines
		
	
	
	
		
			20 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			818 lines
		
	
	
	
		
			20 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright 2001-2003 SuSE Labs.
 | |
|  * Distributed under the GNU public license, v2.
 | |
|  *
 | |
|  * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
 | |
|  * It also includes support for the AMD 8151 AGP bridge,
 | |
|  * although it doesn't actually do much, as all the real
 | |
|  * work is done in the northbridge(s).
 | |
|  */
 | |
| 
 | |
| #include <linux/module.h>
 | |
| #include <linux/pci.h>
 | |
| #include <linux/init.h>
 | |
| #include <linux/agp_backend.h>
 | |
| #include <linux/mmzone.h>
 | |
| #include <asm/page.h>		/* PAGE_SIZE */
 | |
| #include <asm/e820.h>
 | |
| #include <asm/amd_nb.h>
 | |
| #include <asm/gart.h>
 | |
| #include "agp.h"
 | |
| 
 | |
| /* NVIDIA K8 registers */
 | |
| #define NVIDIA_X86_64_0_APBASE		0x10
 | |
| #define NVIDIA_X86_64_1_APBASE1		0x50
 | |
| #define NVIDIA_X86_64_1_APLIMIT1	0x54
 | |
| #define NVIDIA_X86_64_1_APSIZE		0xa8
 | |
| #define NVIDIA_X86_64_1_APBASE2		0xd8
 | |
| #define NVIDIA_X86_64_1_APLIMIT2	0xdc
 | |
| 
 | |
| /* ULi K8 registers */
 | |
| #define ULI_X86_64_BASE_ADDR		0x10
 | |
| #define ULI_X86_64_HTT_FEA_REG		0x50
 | |
| #define ULI_X86_64_ENU_SCR_REG		0x54
 | |
| 
 | |
| static struct resource *aperture_resource;
 | |
| static bool __initdata agp_try_unsupported = 1;
 | |
| static int agp_bridges_found;
 | |
| 
 | |
| static void amd64_tlbflush(struct agp_memory *temp)
 | |
| {
 | |
| 	amd_flush_garts();
 | |
| }
 | |
| 
 | |
| static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
 | |
| {
 | |
| 	int i, j, num_entries;
 | |
| 	long long tmp;
 | |
| 	int mask_type;
 | |
| 	struct agp_bridge_data *bridge = mem->bridge;
 | |
| 	u32 pte;
 | |
| 
 | |
| 	num_entries = agp_num_entries();
 | |
| 
 | |
| 	if (type != mem->type)
 | |
| 		return -EINVAL;
 | |
| 	mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
 | |
| 	if (mask_type != 0)
 | |
| 		return -EINVAL;
 | |
| 
 | |
| 
 | |
| 	/* Make sure we can fit the range in the gatt table. */
 | |
| 	/* FIXME: could wrap */
 | |
| 	if (((unsigned long)pg_start + mem->page_count) > num_entries)
 | |
| 		return -EINVAL;
 | |
| 
 | |
| 	j = pg_start;
 | |
| 
 | |
| 	/* gatt table should be empty. */
 | |
| 	while (j < (pg_start + mem->page_count)) {
 | |
| 		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
 | |
| 			return -EBUSY;
 | |
| 		j++;
 | |
| 	}
 | |
| 
 | |
| 	if (!mem->is_flushed) {
 | |
| 		global_cache_flush();
 | |
| 		mem->is_flushed = true;
 | |
| 	}
 | |
| 
 | |
| 	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
 | |
| 		tmp = agp_bridge->driver->mask_memory(agp_bridge,
 | |
| 						      page_to_phys(mem->pages[i]),
 | |
| 						      mask_type);
 | |
| 
 | |
| 		BUG_ON(tmp & 0xffffff0000000ffcULL);
 | |
| 		pte = (tmp & 0x000000ff00000000ULL) >> 28;
 | |
| 		pte |=(tmp & 0x00000000fffff000ULL);
 | |
| 		pte |= GPTE_VALID | GPTE_COHERENT;
 | |
| 
 | |
| 		writel(pte, agp_bridge->gatt_table+j);
 | |
| 		readl(agp_bridge->gatt_table+j);	/* PCI Posting. */
 | |
| 	}
 | |
| 	amd64_tlbflush(mem);
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * This hack alters the order element according
 | |
|  * to the size of a long. It sucks. I totally disown this, even
 | |
|  * though it does appear to work for the most part.
 | |
|  */
 | |
| static struct aper_size_info_32 amd64_aperture_sizes[7] =
 | |
| {
 | |
| 	{32,   8192,   3+(sizeof(long)/8), 0 },
 | |
| 	{64,   16384,  4+(sizeof(long)/8), 1<<1 },
 | |
| 	{128,  32768,  5+(sizeof(long)/8), 1<<2 },
 | |
| 	{256,  65536,  6+(sizeof(long)/8), 1<<1 | 1<<2 },
 | |
| 	{512,  131072, 7+(sizeof(long)/8), 1<<3 },
 | |
| 	{1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
 | |
| 	{2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
 | |
| };
 | |
| 
 | |
| 
 | |
| /*
 | |
|  * Get the current Aperture size from the x86-64.
 | |
|  * Note, that there may be multiple x86-64's, but we just return
 | |
|  * the value from the first one we find. The set_size functions
 | |
|  * keep the rest coherent anyway. Or at least should do.
 | |
|  */
 | |
| static int amd64_fetch_size(void)
 | |
| {
 | |
| 	struct pci_dev *dev;
 | |
| 	int i;
 | |
| 	u32 temp;
 | |
| 	struct aper_size_info_32 *values;
 | |
| 
 | |
| 	dev = node_to_amd_nb(0)->misc;
 | |
| 	if (dev==NULL)
 | |
| 		return 0;
 | |
| 
 | |
| 	pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
 | |
| 	temp = (temp & 0xe);
 | |
| 	values = A_SIZE_32(amd64_aperture_sizes);
 | |
| 
 | |
| 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
 | |
| 		if (temp == values[i].size_value) {
 | |
| 			agp_bridge->previous_size =
 | |
| 			    agp_bridge->current_size = (void *) (values + i);
 | |
| 
 | |
| 			agp_bridge->aperture_size_idx = i;
 | |
| 			return values[i].size;
 | |
| 		}
 | |
| 	}
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * In a multiprocessor x86-64 system, this function gets
 | |
|  * called once for each CPU.
 | |
|  */
 | |
| static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
 | |
| {
 | |
| 	u64 aperturebase;
 | |
| 	u32 tmp;
 | |
| 	u64 aper_base;
 | |
| 
 | |
| 	/* Address to map to */
 | |
| 	pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
 | |
| 	aperturebase = tmp << 25;
 | |
| 	aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
 | |
| 
 | |
| 	enable_gart_translation(hammer, gatt_table);
 | |
| 
 | |
| 	return aper_base;
 | |
| }
 | |
| 
 | |
| 
 | |
| static const struct aper_size_info_32 amd_8151_sizes[7] =
 | |
| {
 | |
| 	{2048, 524288, 9, 0x00000000 },	/* 0 0 0 0 0 0 */
 | |
| 	{1024, 262144, 8, 0x00000400 },	/* 1 0 0 0 0 0 */
 | |
| 	{512,  131072, 7, 0x00000600 },	/* 1 1 0 0 0 0 */
 | |
| 	{256,  65536,  6, 0x00000700 },	/* 1 1 1 0 0 0 */
 | |
| 	{128,  32768,  5, 0x00000720 },	/* 1 1 1 1 0 0 */
 | |
| 	{64,   16384,  4, 0x00000730 },	/* 1 1 1 1 1 0 */
 | |
| 	{32,   8192,   3, 0x00000738 }	/* 1 1 1 1 1 1 */
 | |
| };
 | |
| 
 | |
| static int amd_8151_configure(void)
 | |
| {
 | |
| 	unsigned long gatt_bus = virt_to_phys(agp_bridge->gatt_table_real);
 | |
| 	int i;
 | |
| 
 | |
| 	if (!amd_nb_has_feature(AMD_NB_GART))
 | |
| 		return 0;
 | |
| 
 | |
| 	/* Configure AGP regs in each x86-64 host bridge. */
 | |
| 	for (i = 0; i < amd_nb_num(); i++) {
 | |
| 		agp_bridge->gart_bus_addr =
 | |
| 			amd64_configure(node_to_amd_nb(i)->misc, gatt_bus);
 | |
| 	}
 | |
| 	amd_flush_garts();
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| 
 | |
| static void amd64_cleanup(void)
 | |
| {
 | |
| 	u32 tmp;
 | |
| 	int i;
 | |
| 
 | |
| 	if (!amd_nb_has_feature(AMD_NB_GART))
 | |
| 		return;
 | |
| 
 | |
| 	for (i = 0; i < amd_nb_num(); i++) {
 | |
| 		struct pci_dev *dev = node_to_amd_nb(i)->misc;
 | |
| 		/* disable gart translation */
 | |
| 		pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
 | |
| 		tmp &= ~GARTEN;
 | |
| 		pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
 | |
| 	}
 | |
| }
 | |
| 
 | |
| 
 | |
| static const struct agp_bridge_driver amd_8151_driver = {
 | |
| 	.owner			= THIS_MODULE,
 | |
| 	.aperture_sizes		= amd_8151_sizes,
 | |
| 	.size_type		= U32_APER_SIZE,
 | |
| 	.num_aperture_sizes	= 7,
 | |
| 	.needs_scratch_page	= true,
 | |
| 	.configure		= amd_8151_configure,
 | |
| 	.fetch_size		= amd64_fetch_size,
 | |
| 	.cleanup		= amd64_cleanup,
 | |
| 	.tlb_flush		= amd64_tlbflush,
 | |
| 	.mask_memory		= agp_generic_mask_memory,
 | |
| 	.masks			= NULL,
 | |
| 	.agp_enable		= agp_generic_enable,
 | |
| 	.cache_flush		= global_cache_flush,
 | |
| 	.create_gatt_table	= agp_generic_create_gatt_table,
 | |
| 	.free_gatt_table	= agp_generic_free_gatt_table,
 | |
| 	.insert_memory		= amd64_insert_memory,
 | |
| 	.remove_memory		= agp_generic_remove_memory,
 | |
| 	.alloc_by_type		= agp_generic_alloc_by_type,
 | |
| 	.free_by_type		= agp_generic_free_by_type,
 | |
| 	.agp_alloc_page		= agp_generic_alloc_page,
 | |
| 	.agp_alloc_pages	= agp_generic_alloc_pages,
 | |
| 	.agp_destroy_page	= agp_generic_destroy_page,
 | |
| 	.agp_destroy_pages	= agp_generic_destroy_pages,
 | |
| 	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
 | |
| };
 | |
| 
 | |
| /* Some basic sanity checks for the aperture. */
 | |
| static int agp_aperture_valid(u64 aper, u32 size)
 | |
| {
 | |
| 	if (!aperture_valid(aper, size, 32*1024*1024))
 | |
| 		return 0;
 | |
| 
 | |
| 	/* Request the Aperture. This catches cases when someone else
 | |
| 	   already put a mapping in there - happens with some very broken BIOS
 | |
| 
 | |
| 	   Maybe better to use pci_assign_resource/pci_enable_device instead
 | |
| 	   trusting the bridges? */
 | |
| 	if (!aperture_resource &&
 | |
| 	    !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
 | |
| 		printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
 | |
| 		return 0;
 | |
| 	}
 | |
| 	return 1;
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * W*s centric BIOS sometimes only set up the aperture in the AGP
 | |
|  * bridge, not the northbridge. On AMD64 this is handled early
 | |
|  * in aperture.c, but when IOMMU is not enabled or we run
 | |
|  * on a 32bit kernel this needs to be redone.
 | |
|  * Unfortunately it is impossible to fix the aperture here because it's too late
 | |
|  * to allocate that much memory. But at least error out cleanly instead of
 | |
|  * crashing.
 | |
|  */
 | |
| static int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp, u16 cap)
 | |
| {
 | |
| 	u64 aper, nb_aper;
 | |
| 	int order = 0;
 | |
| 	u32 nb_order, nb_base;
 | |
| 	u16 apsize;
 | |
| 
 | |
| 	pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
 | |
| 	nb_order = (nb_order >> 1) & 7;
 | |
| 	pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
 | |
| 	nb_aper = nb_base << 25;
 | |
| 
 | |
| 	/* Northbridge seems to contain crap. Try the AGP bridge. */
 | |
| 
 | |
| 	pci_read_config_word(agp, cap+0x14, &apsize);
 | |
| 	if (apsize == 0xffff) {
 | |
| 		if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
 | |
| 			return 0;
 | |
| 		return -1;
 | |
| 	}
 | |
| 
 | |
| 	apsize &= 0xfff;
 | |
| 	/* Some BIOS use weird encodings not in the AGPv3 table. */
 | |
| 	if (apsize & 0xff)
 | |
| 		apsize |= 0xf00;
 | |
| 	order = 7 - hweight16(apsize);
 | |
| 
 | |
| 	aper = pci_bus_address(agp, AGP_APERTURE_BAR);
 | |
| 
 | |
| 	/*
 | |
| 	 * On some sick chips APSIZE is 0. This means it wants 4G
 | |
| 	 * so let double check that order, and lets trust the AMD NB settings
 | |
| 	 */
 | |
| 	if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
 | |
| 		dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
 | |
| 			 32 << order);
 | |
| 		order = nb_order;
 | |
| 	}
 | |
| 
 | |
| 	if (nb_order >= order) {
 | |
| 		if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
 | |
| 			return 0;
 | |
| 	}
 | |
| 
 | |
| 	dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
 | |
| 		 aper, 32 << order);
 | |
| 	if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
 | |
| 		return -1;
 | |
| 
 | |
| 	gart_set_size_and_enable(nb, order);
 | |
| 	pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static int cache_nbs(struct pci_dev *pdev, u32 cap_ptr)
 | |
| {
 | |
| 	int i;
 | |
| 
 | |
| 	if (amd_cache_northbridges() < 0)
 | |
| 		return -ENODEV;
 | |
| 
 | |
| 	if (!amd_nb_has_feature(AMD_NB_GART))
 | |
| 		return -ENODEV;
 | |
| 
 | |
| 	i = 0;
 | |
| 	for (i = 0; i < amd_nb_num(); i++) {
 | |
| 		struct pci_dev *dev = node_to_amd_nb(i)->misc;
 | |
| 		if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
 | |
| 			dev_err(&dev->dev, "no usable aperture found\n");
 | |
| #ifdef __x86_64__
 | |
| 			/* should port this to i386 */
 | |
| 			dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
 | |
| #endif
 | |
| 			return -1;
 | |
| 		}
 | |
| 	}
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| /* Handle AMD 8151 quirks */
 | |
| static void amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
 | |
| {
 | |
| 	char *revstring;
 | |
| 
 | |
| 	switch (pdev->revision) {
 | |
| 	case 0x01: revstring="A0"; break;
 | |
| 	case 0x02: revstring="A1"; break;
 | |
| 	case 0x11: revstring="B0"; break;
 | |
| 	case 0x12: revstring="B1"; break;
 | |
| 	case 0x13: revstring="B2"; break;
 | |
| 	case 0x14: revstring="B3"; break;
 | |
| 	default:   revstring="??"; break;
 | |
| 	}
 | |
| 
 | |
| 	dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
 | |
| 
 | |
| 	/*
 | |
| 	 * Work around errata.
 | |
| 	 * Chips before B2 stepping incorrectly reporting v3.5
 | |
| 	 */
 | |
| 	if (pdev->revision < 0x13) {
 | |
| 		dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
 | |
| 		bridge->major_version = 3;
 | |
| 		bridge->minor_version = 0;
 | |
| 	}
 | |
| }
 | |
| 
 | |
| 
 | |
| static const struct aper_size_info_32 uli_sizes[7] =
 | |
| {
 | |
| 	{256, 65536, 6, 10},
 | |
| 	{128, 32768, 5, 9},
 | |
| 	{64, 16384, 4, 8},
 | |
| 	{32, 8192, 3, 7},
 | |
| 	{16, 4096, 2, 6},
 | |
| 	{8, 2048, 1, 4},
 | |
| 	{4, 1024, 0, 3}
 | |
| };
 | |
| static int uli_agp_init(struct pci_dev *pdev)
 | |
| {
 | |
| 	u32 httfea,baseaddr,enuscr;
 | |
| 	struct pci_dev *dev1;
 | |
| 	int i, ret;
 | |
| 	unsigned size = amd64_fetch_size();
 | |
| 
 | |
| 	dev_info(&pdev->dev, "setting up ULi AGP\n");
 | |
| 	dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
 | |
| 	if (dev1 == NULL) {
 | |
| 		dev_info(&pdev->dev, "can't find ULi secondary device\n");
 | |
| 		return -ENODEV;
 | |
| 	}
 | |
| 
 | |
| 	for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
 | |
| 		if (uli_sizes[i].size == size)
 | |
| 			break;
 | |
| 
 | |
| 	if (i == ARRAY_SIZE(uli_sizes)) {
 | |
| 		dev_info(&pdev->dev, "no ULi size found for %d\n", size);
 | |
| 		ret = -ENODEV;
 | |
| 		goto put;
 | |
| 	}
 | |
| 
 | |
| 	/* shadow x86-64 registers into ULi registers */
 | |
| 	pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE,
 | |
| 			       &httfea);
 | |
| 
 | |
| 	/* if x86-64 aperture base is beyond 4G, exit here */
 | |
| 	if ((httfea & 0x7fff) >> (32 - 25)) {
 | |
| 		ret = -ENODEV;
 | |
| 		goto put;
 | |
| 	}
 | |
| 
 | |
| 	httfea = (httfea& 0x7fff) << 25;
 | |
| 
 | |
| 	pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
 | |
| 	baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
 | |
| 	baseaddr|= httfea;
 | |
| 	pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
 | |
| 
 | |
| 	enuscr= httfea+ (size * 1024 * 1024) - 1;
 | |
| 	pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
 | |
| 	pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
 | |
| 	ret = 0;
 | |
| put:
 | |
| 	pci_dev_put(dev1);
 | |
| 	return ret;
 | |
| }
 | |
| 
 | |
| 
 | |
| static const struct aper_size_info_32 nforce3_sizes[5] =
 | |
| {
 | |
| 	{512,  131072, 7, 0x00000000 },
 | |
| 	{256,  65536,  6, 0x00000008 },
 | |
| 	{128,  32768,  5, 0x0000000C },
 | |
| 	{64,   16384,  4, 0x0000000E },
 | |
| 	{32,   8192,   3, 0x0000000F }
 | |
| };
 | |
| 
 | |
| /* Handle shadow device of the Nvidia NForce3 */
 | |
| /* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
 | |
| static int nforce3_agp_init(struct pci_dev *pdev)
 | |
| {
 | |
| 	u32 tmp, apbase, apbar, aplimit;
 | |
| 	struct pci_dev *dev1;
 | |
| 	int i, ret;
 | |
| 	unsigned size = amd64_fetch_size();
 | |
| 
 | |
| 	dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
 | |
| 
 | |
| 	dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
 | |
| 	if (dev1 == NULL) {
 | |
| 		dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
 | |
| 		return -ENODEV;
 | |
| 	}
 | |
| 
 | |
| 	for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
 | |
| 		if (nforce3_sizes[i].size == size)
 | |
| 			break;
 | |
| 
 | |
| 	if (i == ARRAY_SIZE(nforce3_sizes)) {
 | |
| 		dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
 | |
| 		ret = -ENODEV;
 | |
| 		goto put;
 | |
| 	}
 | |
| 
 | |
| 	pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
 | |
| 	tmp &= ~(0xf);
 | |
| 	tmp |= nforce3_sizes[i].size_value;
 | |
| 	pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
 | |
| 
 | |
| 	/* shadow x86-64 registers into NVIDIA registers */
 | |
| 	pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE,
 | |
| 			       &apbase);
 | |
| 
 | |
| 	/* if x86-64 aperture base is beyond 4G, exit here */
 | |
| 	if ( (apbase & 0x7fff) >> (32 - 25) ) {
 | |
| 		dev_info(&pdev->dev, "aperture base > 4G\n");
 | |
| 		ret = -ENODEV;
 | |
| 		goto put;
 | |
| 	}
 | |
| 
 | |
| 	apbase = (apbase & 0x7fff) << 25;
 | |
| 
 | |
| 	pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
 | |
| 	apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
 | |
| 	apbar |= apbase;
 | |
| 	pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
 | |
| 
 | |
| 	aplimit = apbase + (size * 1024 * 1024) - 1;
 | |
| 	pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
 | |
| 	pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
 | |
| 	pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
 | |
| 	pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
 | |
| 
 | |
| 	ret = 0;
 | |
| put:
 | |
| 	pci_dev_put(dev1);
 | |
| 
 | |
| 	return ret;
 | |
| }
 | |
| 
 | |
| static int agp_amd64_probe(struct pci_dev *pdev,
 | |
| 			   const struct pci_device_id *ent)
 | |
| {
 | |
| 	struct agp_bridge_data *bridge;
 | |
| 	u8 cap_ptr;
 | |
| 	int err;
 | |
| 
 | |
| 	/* The Highlander principle */
 | |
| 	if (agp_bridges_found)
 | |
| 		return -ENODEV;
 | |
| 
 | |
| 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
 | |
| 	if (!cap_ptr)
 | |
| 		return -ENODEV;
 | |
| 
 | |
| 	/* Could check for AGPv3 here */
 | |
| 
 | |
| 	bridge = agp_alloc_bridge();
 | |
| 	if (!bridge)
 | |
| 		return -ENOMEM;
 | |
| 
 | |
| 	if (pdev->vendor == PCI_VENDOR_ID_AMD &&
 | |
| 	    pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
 | |
| 		amd8151_init(pdev, bridge);
 | |
| 	} else {
 | |
| 		dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
 | |
| 			 pdev->vendor, pdev->device);
 | |
| 	}
 | |
| 
 | |
| 	bridge->driver = &amd_8151_driver;
 | |
| 	bridge->dev = pdev;
 | |
| 	bridge->capndx = cap_ptr;
 | |
| 
 | |
| 	/* Fill in the mode register */
 | |
| 	pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
 | |
| 
 | |
| 	if (cache_nbs(pdev, cap_ptr) == -1) {
 | |
| 		agp_put_bridge(bridge);
 | |
| 		return -ENODEV;
 | |
| 	}
 | |
| 
 | |
| 	if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
 | |
| 		int ret = nforce3_agp_init(pdev);
 | |
| 		if (ret) {
 | |
| 			agp_put_bridge(bridge);
 | |
| 			return ret;
 | |
| 		}
 | |
| 	}
 | |
| 
 | |
| 	if (pdev->vendor == PCI_VENDOR_ID_AL) {
 | |
| 		int ret = uli_agp_init(pdev);
 | |
| 		if (ret) {
 | |
| 			agp_put_bridge(bridge);
 | |
| 			return ret;
 | |
| 		}
 | |
| 	}
 | |
| 
 | |
| 	pci_set_drvdata(pdev, bridge);
 | |
| 	err = agp_add_bridge(bridge);
 | |
| 	if (err < 0)
 | |
| 		return err;
 | |
| 
 | |
| 	agp_bridges_found++;
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static void agp_amd64_remove(struct pci_dev *pdev)
 | |
| {
 | |
| 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
 | |
| 
 | |
| 	release_mem_region(virt_to_phys(bridge->gatt_table_real),
 | |
| 			   amd64_aperture_sizes[bridge->aperture_size_idx].size);
 | |
| 	agp_remove_bridge(bridge);
 | |
| 	agp_put_bridge(bridge);
 | |
| 
 | |
| 	agp_bridges_found--;
 | |
| }
 | |
| 
 | |
| #ifdef CONFIG_PM
 | |
| 
 | |
| static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
 | |
| {
 | |
| 	pci_save_state(pdev);
 | |
| 	pci_set_power_state(pdev, pci_choose_state(pdev, state));
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static int agp_amd64_resume(struct pci_dev *pdev)
 | |
| {
 | |
| 	pci_set_power_state(pdev, PCI_D0);
 | |
| 	pci_restore_state(pdev);
 | |
| 
 | |
| 	if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
 | |
| 		nforce3_agp_init(pdev);
 | |
| 
 | |
| 	return amd_8151_configure();
 | |
| }
 | |
| 
 | |
| #endif /* CONFIG_PM */
 | |
| 
 | |
| static struct pci_device_id agp_amd64_pci_table[] = {
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_AMD,
 | |
| 	.device		= PCI_DEVICE_ID_AMD_8151_0,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* ULi M1689 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_AL,
 | |
| 	.device		= PCI_DEVICE_ID_AL_M1689,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8T800Pro */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_VIA,
 | |
| 	.device		= PCI_DEVICE_ID_VIA_K8T800PRO_0,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8T800 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_VIA,
 | |
| 	.device		= PCI_DEVICE_ID_VIA_8385_0,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8M800 / K8N800 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_VIA,
 | |
| 	.device		= PCI_DEVICE_ID_VIA_8380_0,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8M890 / K8N890 */
 | |
| 	{
 | |
| 	.class          = (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask     = ~0,
 | |
| 	.vendor         = PCI_VENDOR_ID_VIA,
 | |
| 	.device         = PCI_DEVICE_ID_VIA_VT3336,
 | |
| 	.subvendor      = PCI_ANY_ID,
 | |
| 	.subdevice      = PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8T890 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_VIA,
 | |
| 	.device		= PCI_DEVICE_ID_VIA_3238_0,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* VIA K8T800/K8M800/K8N800 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_VIA,
 | |
| 	.device		= PCI_DEVICE_ID_VIA_838X_1,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* NForce3 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_NVIDIA,
 | |
| 	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE3,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_NVIDIA,
 | |
| 	.device		= PCI_DEVICE_ID_NVIDIA_NFORCE3S,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* SIS 755 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_SI,
 | |
| 	.device		= PCI_DEVICE_ID_SI_755,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* SIS 760 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_SI,
 | |
| 	.device		= PCI_DEVICE_ID_SI_760,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 	/* ALI/ULI M1695 */
 | |
| 	{
 | |
| 	.class		= (PCI_CLASS_BRIDGE_HOST << 8),
 | |
| 	.class_mask	= ~0,
 | |
| 	.vendor		= PCI_VENDOR_ID_AL,
 | |
| 	.device		= 0x1695,
 | |
| 	.subvendor	= PCI_ANY_ID,
 | |
| 	.subdevice	= PCI_ANY_ID,
 | |
| 	},
 | |
| 
 | |
| 	{ }
 | |
| };
 | |
| 
 | |
| MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
 | |
| 
 | |
| static const struct pci_device_id agp_amd64_pci_promisc_table[] = {
 | |
| 	{ PCI_DEVICE_CLASS(0, 0) },
 | |
| 	{ }
 | |
| };
 | |
| 
 | |
| static struct pci_driver agp_amd64_pci_driver = {
 | |
| 	.name		= "agpgart-amd64",
 | |
| 	.id_table	= agp_amd64_pci_table,
 | |
| 	.probe		= agp_amd64_probe,
 | |
| 	.remove		= agp_amd64_remove,
 | |
| #ifdef CONFIG_PM
 | |
| 	.suspend	= agp_amd64_suspend,
 | |
| 	.resume		= agp_amd64_resume,
 | |
| #endif
 | |
| };
 | |
| 
 | |
| 
 | |
| /* Not static due to IOMMU code calling it early. */
 | |
| int __init agp_amd64_init(void)
 | |
| {
 | |
| 	int err = 0;
 | |
| 
 | |
| 	if (agp_off)
 | |
| 		return -EINVAL;
 | |
| 
 | |
| 	err = pci_register_driver(&agp_amd64_pci_driver);
 | |
| 	if (err < 0)
 | |
| 		return err;
 | |
| 
 | |
| 	if (agp_bridges_found == 0) {
 | |
| 		if (!agp_try_unsupported && !agp_try_unsupported_boot) {
 | |
| 			printk(KERN_INFO PFX "No supported AGP bridge found.\n");
 | |
| #ifdef MODULE
 | |
| 			printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
 | |
| #else
 | |
| 			printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
 | |
| #endif
 | |
| 			pci_unregister_driver(&agp_amd64_pci_driver);
 | |
| 			return -ENODEV;
 | |
| 		}
 | |
| 
 | |
| 		/* First check that we have at least one AMD64 NB */
 | |
| 		if (!pci_dev_present(amd_nb_misc_ids)) {
 | |
| 			pci_unregister_driver(&agp_amd64_pci_driver);
 | |
| 			return -ENODEV;
 | |
| 		}
 | |
| 
 | |
| 		/* Look for any AGP bridge */
 | |
| 		agp_amd64_pci_driver.id_table = agp_amd64_pci_promisc_table;
 | |
| 		err = driver_attach(&agp_amd64_pci_driver.driver);
 | |
| 		if (err == 0 && agp_bridges_found == 0) {
 | |
| 			pci_unregister_driver(&agp_amd64_pci_driver);
 | |
| 			err = -ENODEV;
 | |
| 		}
 | |
| 	}
 | |
| 	return err;
 | |
| }
 | |
| 
 | |
| static int __init agp_amd64_mod_init(void)
 | |
| {
 | |
| #ifndef MODULE
 | |
| 	if (gart_iommu_aperture)
 | |
| 		return agp_bridges_found ? 0 : -ENODEV;
 | |
| #endif
 | |
| 	return agp_amd64_init();
 | |
| }
 | |
| 
 | |
| static void __exit agp_amd64_cleanup(void)
 | |
| {
 | |
| #ifndef MODULE
 | |
| 	if (gart_iommu_aperture)
 | |
| 		return;
 | |
| #endif
 | |
| 	if (aperture_resource)
 | |
| 		release_resource(aperture_resource);
 | |
| 	pci_unregister_driver(&agp_amd64_pci_driver);
 | |
| }
 | |
| 
 | |
| module_init(agp_amd64_mod_init);
 | |
| module_exit(agp_amd64_cleanup);
 | |
| 
 | |
| MODULE_AUTHOR("Dave Jones <davej@redhat.com>, Andi Kleen");
 | |
| module_param(agp_try_unsupported, bool, 0);
 | |
| MODULE_LICENSE("GPL");
 |