Commita41d122449("ALSA: hda - Embed bus into controller object") introduced a regression in the Tegra HDA driver that causes the following oops during boot: [ 2.333458] Unable to handle kernel NULL pointer dereference at virtual address 000004c4 [ 2.341537] pgd = c0004000 [ 2.344312] [000004c4] *pgd=00000000 [ 2.347898] Internal error: Oops: 5 [#1] PREEMPT SMP ARM [ 2.353200] Modules linked in: [ 2.356264] CPU: 0 PID: 1 Comm: swapper/0 Tainted: G W 4.1.0-rc2-next-20150505-00344-g8577890defbf #79 [ 2.366682] Hardware name: NVIDIA Tegra SoC (Flattened Device Tree) [ 2.372939] task: ee0d8b40 ti: ee0da000 task.ti: ee0da000 [ 2.378336] PC is at azx_bus_init+0x18/0xf4 [ 2.382516] LR is at hda_tegra_probe+0x6c/0x478 [ 2.387043] pc : [<c06156c4>] lr : [<c061cf00>] psr: 60000113 [ 2.387043] sp : ee0dbe38 ip : 00000000 fp : 00000000 [ 2.398501] r10: ed874c00 r9 : 000000fd r8 : 00000000 [ 2.403717] r7 : ed874c10 r6 : 00000000 r5 : 00000000 r4 : ed016810 [ 2.410232] r3 : c08a2ad4 r2 : c08a1ea0 r1 : 00000000 r0 : ed016810 [ 2.416750] Flags: nZCv IRQs on FIQs on Mode SVC_32 ISA ARM Segment kernel [ 2.424046] Control: 10c5387d Table: 8000406a DAC: 00000015 [ 2.429783] Process swapper/0 (pid: 1, stack limit = 0xee0da210) [ 2.435778] Stack: (0xee0dbe38 to 0xee0dc000) [ 2.440129] be20: 00000000 ed016810 [ 2.448297] be40: 00000000 c061cf00 00000000 ee0dbe5c ed8735d0 c0a7bc48 ed02fd50 ed016000 [ 2.456462] be60: c1250164 ed874c10 c0c66bf8 fffffdfb 00000000 000000fd c0b8dc98 c046664c [ 2.464628] be80: c0466608 c1250164 ed874c10 00000000 c0c66bf8 c0464eb4 ed874c10 c0c66bf8 [ 2.472793] bea0: ed874c44 c0c43458 00000000 c04650d0 00000000 c0c66bf8 c046503c c04633b4 [ 2.480959] bec0: ee11bea4 ed85f390 c0c66bf8 ed017ac0 00000000 c0464634 c0ab2b7c c0c66bf8 [ 2.489125] bee0: c0bfde20 c0c66bf8 c0bfde20 ed01ce40 c0b7b414 c04656e8 c04665b0 c0bfde20 [ 2.497291] bf00: c0bfde20 c0009770 ee0d8b40 c0c02488 60000113 00000000 00000000 00000003 [ 2.505458] bf20: 00000000 c0c02488 60000113 00000000 c0b54598 c0b16a90 ef7fcc57 c0041228 [ 2.513624] bf40: c0a9150c ef7fcc5f 00000006 00000006 00000000 c0bf1fa8 c0bf2354 00000006 [ 2.521790] bf60: c0b8dc90 c0c7c000 c0c7c000 c0b8dc98 00000000 c0b54dd8 00000006 00000006 [ 2.529956] bf80: c0b54598 00000000 00000000 c07ff08c 00000000 00000000 00000000 00000000 [ 2.538122] bfa0: 00000000 c07ff094 00000000 c000f5a0 00000000 00000000 00000000 00000000 [ 2.546286] bfc0: 00000000 00000000 00000000 00000000 00000000 00000000 00000000 00000000 [ 2.554451] bfe0: 00000000 00000000 00000000 00000000 00000013 00000000 fffff7ff c013f264 [ 2.562624] [<c06156c4>] (azx_bus_init) from [<c061cf00>] (hda_tegra_probe+0x6c/0x478) [ 2.570535] [<c061cf00>] (hda_tegra_probe) from [<c046664c>] (platform_drv_probe+0x44/0xa4) [ 2.578879] [<c046664c>] (platform_drv_probe) from [<c0464eb4>] (driver_probe_device+0x174/0x2b8) [ 2.587739] [<c0464eb4>] (driver_probe_device) from [<c04650d0>] (__driver_attach+0x94/0x98) [ 2.596172] [<c04650d0>] (__driver_attach) from [<c04633b4>] (bus_for_each_dev+0x6c/0xa0) [ 2.604342] [<c04633b4>] (bus_for_each_dev) from [<c0464634>] (bus_add_driver+0x148/0x1f0) [ 2.612597] [<c0464634>] (bus_add_driver) from [<c04656e8>] (driver_register+0x78/0xf8) [ 2.620593] [<c04656e8>] (driver_register) from [<c0009770>] (do_one_initcall+0x8c/0x1d4) [ 2.628765] [<c0009770>] (do_one_initcall) from [<c0b54dd8>] (kernel_init_freeable+0x144/0x1e4) [ 2.637459] [<c0b54dd8>] (kernel_init_freeable) from [<c07ff094>] (kernel_init+0x8/0xe8) [ 2.645543] [<c07ff094>] (kernel_init) from [<c000f5a0>] (ret_from_fork+0x14/0x34) This is caused by azx_bus_init() trying to dereference chip->card, which for the Tegra driver doesn't get initialized until sometime later during the call to hda_tegra_create(). Fix this by mimicking the behaviour of the Intel driver and defer HDA bus initialization until right before the call to snd_device_new(). Fixes:a41d122449('ALSA: hda - Embed bus into controller object') Signed-off-by: Thierry Reding <treding@nvidia.com> Signed-off-by: Takashi Iwai <tiwai@suse.de>
		
			
				
	
	
		
			546 lines
		
	
	
	
		
			13 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			546 lines
		
	
	
	
		
			13 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 *
 | 
						|
 * Implementation of primary ALSA driver code base for NVIDIA Tegra HDA.
 | 
						|
 *
 | 
						|
 * This program is free software; you can redistribute it and/or modify it
 | 
						|
 * under the terms and conditions of the GNU General Public License,
 | 
						|
 * version 2, as published by the Free Software Foundation.
 | 
						|
 *
 | 
						|
 * This program is distributed in the hope it will be useful, but WITHOUT
 | 
						|
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 | 
						|
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 | 
						|
 * more details.
 | 
						|
 *
 | 
						|
 * You should have received a copy of the GNU General Public License
 | 
						|
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 | 
						|
 *
 | 
						|
 */
 | 
						|
 | 
						|
#include <linux/clk.h>
 | 
						|
#include <linux/clocksource.h>
 | 
						|
#include <linux/completion.h>
 | 
						|
#include <linux/delay.h>
 | 
						|
#include <linux/dma-mapping.h>
 | 
						|
#include <linux/init.h>
 | 
						|
#include <linux/interrupt.h>
 | 
						|
#include <linux/io.h>
 | 
						|
#include <linux/kernel.h>
 | 
						|
#include <linux/module.h>
 | 
						|
#include <linux/moduleparam.h>
 | 
						|
#include <linux/mutex.h>
 | 
						|
#include <linux/of_device.h>
 | 
						|
#include <linux/slab.h>
 | 
						|
#include <linux/time.h>
 | 
						|
 | 
						|
#include <sound/core.h>
 | 
						|
#include <sound/initval.h>
 | 
						|
 | 
						|
#include "hda_codec.h"
 | 
						|
#include "hda_controller.h"
 | 
						|
 | 
						|
/* Defines for Nvidia Tegra HDA support */
 | 
						|
#define HDA_BAR0           0x8000
 | 
						|
 | 
						|
#define HDA_CFG_CMD        0x1004
 | 
						|
#define HDA_CFG_BAR0       0x1010
 | 
						|
 | 
						|
#define HDA_ENABLE_IO_SPACE       (1 << 0)
 | 
						|
#define HDA_ENABLE_MEM_SPACE      (1 << 1)
 | 
						|
#define HDA_ENABLE_BUS_MASTER     (1 << 2)
 | 
						|
#define HDA_ENABLE_SERR           (1 << 8)
 | 
						|
#define HDA_DISABLE_INTR          (1 << 10)
 | 
						|
#define HDA_BAR0_INIT_PROGRAM     0xFFFFFFFF
 | 
						|
#define HDA_BAR0_FINAL_PROGRAM    (1 << 14)
 | 
						|
 | 
						|
/* IPFS */
 | 
						|
#define HDA_IPFS_CONFIG           0x180
 | 
						|
#define HDA_IPFS_EN_FPCI          0x1
 | 
						|
 | 
						|
#define HDA_IPFS_FPCI_BAR0        0x80
 | 
						|
#define HDA_FPCI_BAR0_START       0x40
 | 
						|
 | 
						|
#define HDA_IPFS_INTR_MASK        0x188
 | 
						|
#define HDA_IPFS_EN_INTR          (1 << 16)
 | 
						|
 | 
						|
/* max number of SDs */
 | 
						|
#define NUM_CAPTURE_SD 1
 | 
						|
#define NUM_PLAYBACK_SD 1
 | 
						|
 | 
						|
struct hda_tegra {
 | 
						|
	struct azx chip;
 | 
						|
	struct device *dev;
 | 
						|
	struct clk *hda_clk;
 | 
						|
	struct clk *hda2codec_2x_clk;
 | 
						|
	struct clk *hda2hdmi_clk;
 | 
						|
	void __iomem *regs;
 | 
						|
};
 | 
						|
 | 
						|
#ifdef CONFIG_PM
 | 
						|
static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
 | 
						|
module_param(power_save, bint, 0644);
 | 
						|
MODULE_PARM_DESC(power_save,
 | 
						|
		 "Automatic power-saving timeout (in seconds, 0 = disable).");
 | 
						|
#else
 | 
						|
#define power_save	0
 | 
						|
#endif
 | 
						|
 | 
						|
/*
 | 
						|
 * DMA page allocation ops.
 | 
						|
 */
 | 
						|
static int dma_alloc_pages(struct hdac_bus *bus, int type, size_t size,
 | 
						|
			   struct snd_dma_buffer *buf)
 | 
						|
{
 | 
						|
	return snd_dma_alloc_pages(type, bus->dev, size, buf);
 | 
						|
}
 | 
						|
 | 
						|
static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf)
 | 
						|
{
 | 
						|
	snd_dma_free_pages(buf);
 | 
						|
}
 | 
						|
 | 
						|
static int substream_alloc_pages(struct azx *chip,
 | 
						|
				 struct snd_pcm_substream *substream,
 | 
						|
				 size_t size)
 | 
						|
{
 | 
						|
	return snd_pcm_lib_malloc_pages(substream, size);
 | 
						|
}
 | 
						|
 | 
						|
static int substream_free_pages(struct azx *chip,
 | 
						|
				struct snd_pcm_substream *substream)
 | 
						|
{
 | 
						|
	return snd_pcm_lib_free_pages(substream);
 | 
						|
}
 | 
						|
 | 
						|
/*
 | 
						|
 * Register access ops. Tegra HDA register access is DWORD only.
 | 
						|
 */
 | 
						|
static void hda_tegra_writel(u32 value, u32 *addr)
 | 
						|
{
 | 
						|
	writel(value, addr);
 | 
						|
}
 | 
						|
 | 
						|
static u32 hda_tegra_readl(u32 *addr)
 | 
						|
{
 | 
						|
	return readl(addr);
 | 
						|
}
 | 
						|
 | 
						|
static void hda_tegra_writew(u16 value, u16 *addr)
 | 
						|
{
 | 
						|
	unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
 | 
						|
	void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
 | 
						|
	u32 v;
 | 
						|
 | 
						|
	v = readl(dword_addr);
 | 
						|
	v &= ~(0xffff << shift);
 | 
						|
	v |= value << shift;
 | 
						|
	writel(v, dword_addr);
 | 
						|
}
 | 
						|
 | 
						|
static u16 hda_tegra_readw(u16 *addr)
 | 
						|
{
 | 
						|
	unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
 | 
						|
	void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
 | 
						|
	u32 v;
 | 
						|
 | 
						|
	v = readl(dword_addr);
 | 
						|
	return (v >> shift) & 0xffff;
 | 
						|
}
 | 
						|
 | 
						|
static void hda_tegra_writeb(u8 value, u8 *addr)
 | 
						|
{
 | 
						|
	unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
 | 
						|
	void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
 | 
						|
	u32 v;
 | 
						|
 | 
						|
	v = readl(dword_addr);
 | 
						|
	v &= ~(0xff << shift);
 | 
						|
	v |= value << shift;
 | 
						|
	writel(v, dword_addr);
 | 
						|
}
 | 
						|
 | 
						|
static u8 hda_tegra_readb(u8 *addr)
 | 
						|
{
 | 
						|
	unsigned int shift = ((unsigned long)(addr) & 0x3) << 3;
 | 
						|
	void *dword_addr = (void *)((unsigned long)(addr) & ~0x3);
 | 
						|
	u32 v;
 | 
						|
 | 
						|
	v = readl(dword_addr);
 | 
						|
	return (v >> shift) & 0xff;
 | 
						|
}
 | 
						|
 | 
						|
static const struct hdac_io_ops hda_tegra_io_ops = {
 | 
						|
	.reg_writel = hda_tegra_writel,
 | 
						|
	.reg_readl = hda_tegra_readl,
 | 
						|
	.reg_writew = hda_tegra_writew,
 | 
						|
	.reg_readw = hda_tegra_readw,
 | 
						|
	.reg_writeb = hda_tegra_writeb,
 | 
						|
	.reg_readb = hda_tegra_readb,
 | 
						|
	.dma_alloc_pages = dma_alloc_pages,
 | 
						|
	.dma_free_pages = dma_free_pages,
 | 
						|
};
 | 
						|
 | 
						|
static const struct hda_controller_ops hda_tegra_ops = {
 | 
						|
	.substream_alloc_pages = substream_alloc_pages,
 | 
						|
	.substream_free_pages = substream_free_pages,
 | 
						|
};
 | 
						|
 | 
						|
static void hda_tegra_init(struct hda_tegra *hda)
 | 
						|
{
 | 
						|
	u32 v;
 | 
						|
 | 
						|
	/* Enable PCI access */
 | 
						|
	v = readl(hda->regs + HDA_IPFS_CONFIG);
 | 
						|
	v |= HDA_IPFS_EN_FPCI;
 | 
						|
	writel(v, hda->regs + HDA_IPFS_CONFIG);
 | 
						|
 | 
						|
	/* Enable MEM/IO space and bus master */
 | 
						|
	v = readl(hda->regs + HDA_CFG_CMD);
 | 
						|
	v &= ~HDA_DISABLE_INTR;
 | 
						|
	v |= HDA_ENABLE_MEM_SPACE | HDA_ENABLE_IO_SPACE |
 | 
						|
		HDA_ENABLE_BUS_MASTER | HDA_ENABLE_SERR;
 | 
						|
	writel(v, hda->regs + HDA_CFG_CMD);
 | 
						|
 | 
						|
	writel(HDA_BAR0_INIT_PROGRAM, hda->regs + HDA_CFG_BAR0);
 | 
						|
	writel(HDA_BAR0_FINAL_PROGRAM, hda->regs + HDA_CFG_BAR0);
 | 
						|
	writel(HDA_FPCI_BAR0_START, hda->regs + HDA_IPFS_FPCI_BAR0);
 | 
						|
 | 
						|
	v = readl(hda->regs + HDA_IPFS_INTR_MASK);
 | 
						|
	v |= HDA_IPFS_EN_INTR;
 | 
						|
	writel(v, hda->regs + HDA_IPFS_INTR_MASK);
 | 
						|
}
 | 
						|
 | 
						|
static int hda_tegra_enable_clocks(struct hda_tegra *data)
 | 
						|
{
 | 
						|
	int rc;
 | 
						|
 | 
						|
	rc = clk_prepare_enable(data->hda_clk);
 | 
						|
	if (rc)
 | 
						|
		return rc;
 | 
						|
	rc = clk_prepare_enable(data->hda2codec_2x_clk);
 | 
						|
	if (rc)
 | 
						|
		goto disable_hda;
 | 
						|
	rc = clk_prepare_enable(data->hda2hdmi_clk);
 | 
						|
	if (rc)
 | 
						|
		goto disable_codec_2x;
 | 
						|
 | 
						|
	return 0;
 | 
						|
 | 
						|
disable_codec_2x:
 | 
						|
	clk_disable_unprepare(data->hda2codec_2x_clk);
 | 
						|
disable_hda:
 | 
						|
	clk_disable_unprepare(data->hda_clk);
 | 
						|
	return rc;
 | 
						|
}
 | 
						|
 | 
						|
#ifdef CONFIG_PM_SLEEP
 | 
						|
static void hda_tegra_disable_clocks(struct hda_tegra *data)
 | 
						|
{
 | 
						|
	clk_disable_unprepare(data->hda2hdmi_clk);
 | 
						|
	clk_disable_unprepare(data->hda2codec_2x_clk);
 | 
						|
	clk_disable_unprepare(data->hda_clk);
 | 
						|
}
 | 
						|
 | 
						|
/*
 | 
						|
 * power management
 | 
						|
 */
 | 
						|
static int hda_tegra_suspend(struct device *dev)
 | 
						|
{
 | 
						|
	struct snd_card *card = dev_get_drvdata(dev);
 | 
						|
	struct azx *chip = card->private_data;
 | 
						|
	struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
 | 
						|
 | 
						|
	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
 | 
						|
 | 
						|
	azx_stop_chip(chip);
 | 
						|
	azx_enter_link_reset(chip);
 | 
						|
	hda_tegra_disable_clocks(hda);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static int hda_tegra_resume(struct device *dev)
 | 
						|
{
 | 
						|
	struct snd_card *card = dev_get_drvdata(dev);
 | 
						|
	struct azx *chip = card->private_data;
 | 
						|
	struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
 | 
						|
 | 
						|
	hda_tegra_enable_clocks(hda);
 | 
						|
 | 
						|
	hda_tegra_init(hda);
 | 
						|
 | 
						|
	azx_init_chip(chip, 1);
 | 
						|
 | 
						|
	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
#endif /* CONFIG_PM_SLEEP */
 | 
						|
 | 
						|
static const struct dev_pm_ops hda_tegra_pm = {
 | 
						|
	SET_SYSTEM_SLEEP_PM_OPS(hda_tegra_suspend, hda_tegra_resume)
 | 
						|
};
 | 
						|
 | 
						|
static int hda_tegra_dev_disconnect(struct snd_device *device)
 | 
						|
{
 | 
						|
	struct azx *chip = device->device_data;
 | 
						|
 | 
						|
	chip->bus.shutdown = 1;
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
/*
 | 
						|
 * destructor
 | 
						|
 */
 | 
						|
static int hda_tegra_dev_free(struct snd_device *device)
 | 
						|
{
 | 
						|
	struct azx *chip = device->device_data;
 | 
						|
 | 
						|
	if (azx_bus(chip)->chip_init) {
 | 
						|
		azx_stop_all_streams(chip);
 | 
						|
		azx_stop_chip(chip);
 | 
						|
	}
 | 
						|
 | 
						|
	azx_free_stream_pages(chip);
 | 
						|
	azx_free_streams(chip);
 | 
						|
	snd_hdac_bus_exit(azx_bus(chip));
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static int hda_tegra_init_chip(struct azx *chip, struct platform_device *pdev)
 | 
						|
{
 | 
						|
	struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
 | 
						|
	struct hdac_bus *bus = azx_bus(chip);
 | 
						|
	struct device *dev = hda->dev;
 | 
						|
	struct resource *res;
 | 
						|
	int err;
 | 
						|
 | 
						|
	hda->hda_clk = devm_clk_get(dev, "hda");
 | 
						|
	if (IS_ERR(hda->hda_clk))
 | 
						|
		return PTR_ERR(hda->hda_clk);
 | 
						|
	hda->hda2codec_2x_clk = devm_clk_get(dev, "hda2codec_2x");
 | 
						|
	if (IS_ERR(hda->hda2codec_2x_clk))
 | 
						|
		return PTR_ERR(hda->hda2codec_2x_clk);
 | 
						|
	hda->hda2hdmi_clk = devm_clk_get(dev, "hda2hdmi");
 | 
						|
	if (IS_ERR(hda->hda2hdmi_clk))
 | 
						|
		return PTR_ERR(hda->hda2hdmi_clk);
 | 
						|
 | 
						|
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
 | 
						|
	hda->regs = devm_ioremap_resource(dev, res);
 | 
						|
	if (IS_ERR(hda->regs))
 | 
						|
		return PTR_ERR(hda->regs);
 | 
						|
 | 
						|
	bus->remap_addr = hda->regs + HDA_BAR0;
 | 
						|
	bus->addr = res->start + HDA_BAR0;
 | 
						|
 | 
						|
	err = hda_tegra_enable_clocks(hda);
 | 
						|
	if (err)
 | 
						|
		return err;
 | 
						|
 | 
						|
	hda_tegra_init(hda);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static int hda_tegra_first_init(struct azx *chip, struct platform_device *pdev)
 | 
						|
{
 | 
						|
	struct hdac_bus *bus = azx_bus(chip);
 | 
						|
	struct snd_card *card = chip->card;
 | 
						|
	int err;
 | 
						|
	unsigned short gcap;
 | 
						|
	int irq_id = platform_get_irq(pdev, 0);
 | 
						|
 | 
						|
	err = hda_tegra_init_chip(chip, pdev);
 | 
						|
	if (err)
 | 
						|
		return err;
 | 
						|
 | 
						|
	err = devm_request_irq(chip->card->dev, irq_id, azx_interrupt,
 | 
						|
			     IRQF_SHARED, KBUILD_MODNAME, chip);
 | 
						|
	if (err) {
 | 
						|
		dev_err(chip->card->dev,
 | 
						|
			"unable to request IRQ %d, disabling device\n",
 | 
						|
			irq_id);
 | 
						|
		return err;
 | 
						|
	}
 | 
						|
	bus->irq = irq_id;
 | 
						|
 | 
						|
	synchronize_irq(bus->irq);
 | 
						|
 | 
						|
	gcap = azx_readw(chip, GCAP);
 | 
						|
	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
 | 
						|
 | 
						|
	/* read number of streams from GCAP register instead of using
 | 
						|
	 * hardcoded value
 | 
						|
	 */
 | 
						|
	chip->capture_streams = (gcap >> 8) & 0x0f;
 | 
						|
	chip->playback_streams = (gcap >> 12) & 0x0f;
 | 
						|
	if (!chip->playback_streams && !chip->capture_streams) {
 | 
						|
		/* gcap didn't give any info, switching to old method */
 | 
						|
		chip->playback_streams = NUM_PLAYBACK_SD;
 | 
						|
		chip->capture_streams = NUM_CAPTURE_SD;
 | 
						|
	}
 | 
						|
	chip->capture_index_offset = 0;
 | 
						|
	chip->playback_index_offset = chip->capture_streams;
 | 
						|
	chip->num_streams = chip->playback_streams + chip->capture_streams;
 | 
						|
 | 
						|
	/* initialize streams */
 | 
						|
	err = azx_init_streams(chip);
 | 
						|
	if (err < 0)
 | 
						|
		return err;
 | 
						|
 | 
						|
	err = azx_alloc_stream_pages(chip);
 | 
						|
	if (err < 0)
 | 
						|
		return err;
 | 
						|
 | 
						|
	/* initialize chip */
 | 
						|
	azx_init_chip(chip, 1);
 | 
						|
 | 
						|
	/* codec detection */
 | 
						|
	if (!bus->codec_mask) {
 | 
						|
		dev_err(card->dev, "no codecs found!\n");
 | 
						|
		return -ENODEV;
 | 
						|
	}
 | 
						|
 | 
						|
	strcpy(card->driver, "tegra-hda");
 | 
						|
	strcpy(card->shortname, "tegra-hda");
 | 
						|
	snprintf(card->longname, sizeof(card->longname),
 | 
						|
		 "%s at 0x%lx irq %i",
 | 
						|
		 card->shortname, bus->addr, bus->irq);
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
/*
 | 
						|
 * constructor
 | 
						|
 */
 | 
						|
static int hda_tegra_create(struct snd_card *card,
 | 
						|
			    unsigned int driver_caps,
 | 
						|
			    struct hda_tegra *hda)
 | 
						|
{
 | 
						|
	static struct snd_device_ops ops = {
 | 
						|
		.dev_disconnect = hda_tegra_dev_disconnect,
 | 
						|
		.dev_free = hda_tegra_dev_free,
 | 
						|
	};
 | 
						|
	struct azx *chip;
 | 
						|
	int err;
 | 
						|
 | 
						|
	chip = &hda->chip;
 | 
						|
 | 
						|
	mutex_init(&chip->open_mutex);
 | 
						|
	chip->card = card;
 | 
						|
	chip->ops = &hda_tegra_ops;
 | 
						|
	chip->driver_caps = driver_caps;
 | 
						|
	chip->driver_type = driver_caps & 0xff;
 | 
						|
	chip->dev_index = 0;
 | 
						|
	INIT_LIST_HEAD(&chip->pcm_list);
 | 
						|
 | 
						|
	chip->codec_probe_mask = -1;
 | 
						|
 | 
						|
	chip->single_cmd = false;
 | 
						|
	chip->snoop = true;
 | 
						|
 | 
						|
	err = azx_bus_init(chip, NULL, &hda_tegra_io_ops);
 | 
						|
	if (err < 0)
 | 
						|
		return err;
 | 
						|
 | 
						|
	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
 | 
						|
	if (err < 0) {
 | 
						|
		dev_err(card->dev, "Error creating device\n");
 | 
						|
		return err;
 | 
						|
	}
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static const struct of_device_id hda_tegra_match[] = {
 | 
						|
	{ .compatible = "nvidia,tegra30-hda" },
 | 
						|
	{},
 | 
						|
};
 | 
						|
MODULE_DEVICE_TABLE(of, hda_tegra_match);
 | 
						|
 | 
						|
static int hda_tegra_probe(struct platform_device *pdev)
 | 
						|
{
 | 
						|
	struct snd_card *card;
 | 
						|
	struct azx *chip;
 | 
						|
	struct hda_tegra *hda;
 | 
						|
	int err;
 | 
						|
	const unsigned int driver_flags = AZX_DCAPS_RIRB_DELAY;
 | 
						|
 | 
						|
	hda = devm_kzalloc(&pdev->dev, sizeof(*hda), GFP_KERNEL);
 | 
						|
	if (!hda)
 | 
						|
		return -ENOMEM;
 | 
						|
	hda->dev = &pdev->dev;
 | 
						|
	chip = &hda->chip;
 | 
						|
 | 
						|
	err = snd_card_new(&pdev->dev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1,
 | 
						|
			   THIS_MODULE, 0, &card);
 | 
						|
	if (err < 0) {
 | 
						|
		dev_err(&pdev->dev, "Error creating card!\n");
 | 
						|
		return err;
 | 
						|
	}
 | 
						|
 | 
						|
	err = hda_tegra_create(card, driver_flags, hda);
 | 
						|
	if (err < 0)
 | 
						|
		goto out_free;
 | 
						|
	card->private_data = chip;
 | 
						|
 | 
						|
	dev_set_drvdata(&pdev->dev, card);
 | 
						|
 | 
						|
	err = hda_tegra_first_init(chip, pdev);
 | 
						|
	if (err < 0)
 | 
						|
		goto out_free;
 | 
						|
 | 
						|
	/* create codec instances */
 | 
						|
	err = azx_probe_codecs(chip, 0);
 | 
						|
	if (err < 0)
 | 
						|
		goto out_free;
 | 
						|
 | 
						|
	err = azx_codec_configure(chip);
 | 
						|
	if (err < 0)
 | 
						|
		goto out_free;
 | 
						|
 | 
						|
	err = snd_card_register(chip->card);
 | 
						|
	if (err < 0)
 | 
						|
		goto out_free;
 | 
						|
 | 
						|
	chip->running = 1;
 | 
						|
	snd_hda_set_power_save(&chip->bus, power_save * 1000);
 | 
						|
 | 
						|
	return 0;
 | 
						|
 | 
						|
out_free:
 | 
						|
	snd_card_free(card);
 | 
						|
	return err;
 | 
						|
}
 | 
						|
 | 
						|
static int hda_tegra_remove(struct platform_device *pdev)
 | 
						|
{
 | 
						|
	return snd_card_free(dev_get_drvdata(&pdev->dev));
 | 
						|
}
 | 
						|
 | 
						|
static void hda_tegra_shutdown(struct platform_device *pdev)
 | 
						|
{
 | 
						|
	struct snd_card *card = dev_get_drvdata(&pdev->dev);
 | 
						|
	struct azx *chip;
 | 
						|
 | 
						|
	if (!card)
 | 
						|
		return;
 | 
						|
	chip = card->private_data;
 | 
						|
	if (chip && chip->running)
 | 
						|
		azx_stop_chip(chip);
 | 
						|
}
 | 
						|
 | 
						|
static struct platform_driver tegra_platform_hda = {
 | 
						|
	.driver = {
 | 
						|
		.name = "tegra-hda",
 | 
						|
		.pm = &hda_tegra_pm,
 | 
						|
		.of_match_table = hda_tegra_match,
 | 
						|
	},
 | 
						|
	.probe = hda_tegra_probe,
 | 
						|
	.remove = hda_tegra_remove,
 | 
						|
	.shutdown = hda_tegra_shutdown,
 | 
						|
};
 | 
						|
module_platform_driver(tegra_platform_hda);
 | 
						|
 | 
						|
MODULE_DESCRIPTION("Tegra HDA bus driver");
 | 
						|
MODULE_LICENSE("GPL v2");
 |