 030d0178bd
			
		
	
	
	030d0178bd
	
	
	
		
			
			ARM uses ll/sc primitives that do not imply barriers for all regular
atomic ops, therefore smp_mb__{before,after} need be a full barrier.
Since ARM doesn't use asm-generic/barrier.h include the required
definitions in its asm/barrier.h
Signed-off-by: Peter Zijlstra <peterz@infradead.org>
Acked-by: Paul E. McKenney <paulmck@linux.vnet.ibm.com>
Link: http://lkml.kernel.org/n/tip-yijo7sglsl7uusbp13upcuvo@git.kernel.org
Cc: Albin Tonnerre <albin.tonnerre@arm.com>
Cc: Catalin Marinas <catalin.marinas@arm.com>
Cc: Chen Gang <gang.chen@asianux.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Nicolas Pitre <nico@linaro.org>
Cc: Russell King <linux@arm.linux.org.uk>
Cc: Victor Kamensky <victor.kamensky@linaro.org>
Cc: Will Deacon <will.deacon@arm.com>
Cc: linux-arm-kernel@lists.infradead.org
Cc: linux-kernel@vger.kernel.org
Signed-off-by: Ingo Molnar <mingo@kernel.org>
		
	
			
		
			
				
	
	
		
			86 lines
		
	
	
	
		
			2.7 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			86 lines
		
	
	
	
		
			2.7 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| #ifndef __ASM_BARRIER_H
 | |
| #define __ASM_BARRIER_H
 | |
| 
 | |
| #ifndef __ASSEMBLY__
 | |
| #include <asm/outercache.h>
 | |
| 
 | |
| #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
 | |
| 
 | |
| #if __LINUX_ARM_ARCH__ >= 7 ||		\
 | |
| 	(__LINUX_ARM_ARCH__ == 6 && defined(CONFIG_CPU_32v6K))
 | |
| #define sev()	__asm__ __volatile__ ("sev" : : : "memory")
 | |
| #define wfe()	__asm__ __volatile__ ("wfe" : : : "memory")
 | |
| #define wfi()	__asm__ __volatile__ ("wfi" : : : "memory")
 | |
| #endif
 | |
| 
 | |
| #if __LINUX_ARM_ARCH__ >= 7
 | |
| #define isb(option) __asm__ __volatile__ ("isb " #option : : : "memory")
 | |
| #define dsb(option) __asm__ __volatile__ ("dsb " #option : : : "memory")
 | |
| #define dmb(option) __asm__ __volatile__ ("dmb " #option : : : "memory")
 | |
| #elif defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ == 6
 | |
| #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #define dmb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #elif defined(CONFIG_CPU_FA526)
 | |
| #define isb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
 | |
| #else
 | |
| #define isb(x) __asm__ __volatile__ ("" : : : "memory")
 | |
| #define dsb(x) __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
 | |
| 				    : : "r" (0) : "memory")
 | |
| #define dmb(x) __asm__ __volatile__ ("" : : : "memory")
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_ARCH_HAS_BARRIERS
 | |
| #include <mach/barriers.h>
 | |
| #elif defined(CONFIG_ARM_DMA_MEM_BUFFERABLE) || defined(CONFIG_SMP)
 | |
| #define mb()		do { dsb(); outer_sync(); } while (0)
 | |
| #define rmb()		dsb()
 | |
| #define wmb()		do { dsb(st); outer_sync(); } while (0)
 | |
| #else
 | |
| #define mb()		barrier()
 | |
| #define rmb()		barrier()
 | |
| #define wmb()		barrier()
 | |
| #endif
 | |
| 
 | |
| #ifndef CONFIG_SMP
 | |
| #define smp_mb()	barrier()
 | |
| #define smp_rmb()	barrier()
 | |
| #define smp_wmb()	barrier()
 | |
| #else
 | |
| #define smp_mb()	dmb(ish)
 | |
| #define smp_rmb()	smp_mb()
 | |
| #define smp_wmb()	dmb(ishst)
 | |
| #endif
 | |
| 
 | |
| #define smp_store_release(p, v)						\
 | |
| do {									\
 | |
| 	compiletime_assert_atomic_type(*p);				\
 | |
| 	smp_mb();							\
 | |
| 	ACCESS_ONCE(*p) = (v);						\
 | |
| } while (0)
 | |
| 
 | |
| #define smp_load_acquire(p)						\
 | |
| ({									\
 | |
| 	typeof(*p) ___p1 = ACCESS_ONCE(*p);				\
 | |
| 	compiletime_assert_atomic_type(*p);				\
 | |
| 	smp_mb();							\
 | |
| 	___p1;								\
 | |
| })
 | |
| 
 | |
| #define read_barrier_depends()		do { } while(0)
 | |
| #define smp_read_barrier_depends()	do { } while(0)
 | |
| 
 | |
| #define set_mb(var, value)	do { var = value; smp_mb(); } while (0)
 | |
| 
 | |
| #define smp_mb__before_atomic()	smp_mb()
 | |
| #define smp_mb__after_atomic()	smp_mb()
 | |
| 
 | |
| #endif /* !__ASSEMBLY__ */
 | |
| #endif /* __ASM_BARRIER_H */
 |