 d5d14ed6f2
			
		
	
	
	d5d14ed6f2
	
	
	
		
			
			This change introduces new flags for the hv_install_context() API that passes a page table pointer to the hypervisor. Clients can explicitly request 4K, 16K, or 64K small pages when they install a new context. In practice, the page size is fixed at kernel compile time and the same size is always requested every time a new page table is installed. The <hv/hypervisor.h> header changes so that it provides more abstract macros for managing "page" things like PFNs and page tables. For example there is now a HV_DEFAULT_PAGE_SIZE_SMALL instead of the old HV_PAGE_SIZE_SMALL. The various PFN routines have been eliminated and only PA- or PTFN-based ones remain (since PTFNs are always expressed in fixed 2KB "page" size). The page-table management macros are renamed with a leading underscore and take page-size arguments with the presumption that clients will use those macros in some single place to provide the "real" macros they will use themselves. I happened to notice the old hv_set_caching() API was totally broken (it assumed 4KB pages) so I changed it so it would nominally work correctly with other page sizes. Tag modules with the page size so you can't load a module built with a conflicting page size. (And add a test for SMP while we're at it.) Signed-off-by: Chris Metcalf <cmetcalf@tilera.com>
		
			
				
	
	
		
			164 lines
		
	
	
	
		
			4.9 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			164 lines
		
	
	
	
		
			4.9 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright 2011 Tilera Corporation. All Rights Reserved.
 | |
|  *
 | |
|  *   This program is free software; you can redistribute it and/or
 | |
|  *   modify it under the terms of the GNU General Public License
 | |
|  *   as published by the Free Software Foundation, version 2.
 | |
|  *
 | |
|  *   This program is distributed in the hope that it will be useful, but
 | |
|  *   WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|  *   MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 | |
|  *   NON INFRINGEMENT.  See the GNU General Public License for
 | |
|  *   more details.
 | |
|  *
 | |
|  */
 | |
| 
 | |
| #ifndef _ASM_TILE_PGTABLE_64_H
 | |
| #define _ASM_TILE_PGTABLE_64_H
 | |
| 
 | |
| /* The level-0 page table breaks the address space into 32-bit chunks. */
 | |
| #define PGDIR_SHIFT	HV_LOG2_L1_SPAN
 | |
| #define PGDIR_SIZE	HV_L1_SPAN
 | |
| #define PGDIR_MASK	(~(PGDIR_SIZE-1))
 | |
| #define PTRS_PER_PGD	HV_L0_ENTRIES
 | |
| #define PGD_INDEX(va)	HV_L0_INDEX(va)
 | |
| #define SIZEOF_PGD	HV_L0_SIZE
 | |
| 
 | |
| /*
 | |
|  * The level-1 index is defined by the huge page size.  A PMD is composed
 | |
|  * of PTRS_PER_PMD pgd_t's and is the middle level of the page table.
 | |
|  */
 | |
| #define PMD_SHIFT	HPAGE_SHIFT
 | |
| #define PMD_SIZE	HPAGE_SIZE
 | |
| #define PMD_MASK	(~(PMD_SIZE-1))
 | |
| #define PTRS_PER_PMD	_HV_L1_ENTRIES(HPAGE_SHIFT)
 | |
| #define PMD_INDEX(va)	_HV_L1_INDEX(va, HPAGE_SHIFT)
 | |
| #define SIZEOF_PMD	_HV_L1_SIZE(HPAGE_SHIFT)
 | |
| 
 | |
| /*
 | |
|  * The level-2 index is defined by the difference between the huge
 | |
|  * page size and the normal page size.  A PTE is composed of
 | |
|  * PTRS_PER_PTE pte_t's and is the bottom level of the page table.
 | |
|  * Note that the hypervisor docs use PTE for what we call pte_t, so
 | |
|  * this nomenclature is somewhat confusing.
 | |
|  */
 | |
| #define PTRS_PER_PTE	_HV_L2_ENTRIES(HPAGE_SHIFT, PAGE_SHIFT)
 | |
| #define PTE_INDEX(va)	_HV_L2_INDEX(va, HPAGE_SHIFT, PAGE_SHIFT)
 | |
| #define SIZEOF_PTE	_HV_L2_SIZE(HPAGE_SHIFT, PAGE_SHIFT)
 | |
| 
 | |
| /*
 | |
|  * Align the vmalloc area to an L2 page table.  Omit guard pages at
 | |
|  * the beginning and end for simplicity (particularly in the per-cpu
 | |
|  * memory allocation code).  The vmalloc code puts in an internal
 | |
|  * guard page between each allocation.
 | |
|  */
 | |
| #define _VMALLOC_END	HUGE_VMAP_BASE
 | |
| #define VMALLOC_END	_VMALLOC_END
 | |
| #define VMALLOC_START	_VMALLOC_START
 | |
| 
 | |
| #define HUGE_VMAP_END	(HUGE_VMAP_BASE + PGDIR_SIZE)
 | |
| 
 | |
| #ifndef __ASSEMBLY__
 | |
| 
 | |
| /* We have no pud since we are a three-level page table. */
 | |
| #include <asm-generic/pgtable-nopud.h>
 | |
| 
 | |
| static inline int pud_none(pud_t pud)
 | |
| {
 | |
| 	return pud_val(pud) == 0;
 | |
| }
 | |
| 
 | |
| static inline int pud_present(pud_t pud)
 | |
| {
 | |
| 	return pud_val(pud) & _PAGE_PRESENT;
 | |
| }
 | |
| 
 | |
| #define pmd_ERROR(e) \
 | |
| 	pr_err("%s:%d: bad pmd 0x%016llx.\n", __FILE__, __LINE__, pmd_val(e))
 | |
| 
 | |
| static inline void pud_clear(pud_t *pudp)
 | |
| {
 | |
| 	__pte_clear(&pudp->pgd);
 | |
| }
 | |
| 
 | |
| static inline int pud_bad(pud_t pud)
 | |
| {
 | |
| 	return ((pud_val(pud) & _PAGE_ALL) != _PAGE_TABLE);
 | |
| }
 | |
| 
 | |
| /* Return the page-table frame number (ptfn) that a pud_t points at. */
 | |
| #define pud_ptfn(pud) hv_pte_get_ptfn((pud).pgd)
 | |
| 
 | |
| /*
 | |
|  * A given kernel pud_t maps to a kernel pmd_t table at a specific
 | |
|  * virtual address.  Since kernel pmd_t tables can be aligned at
 | |
|  * sub-page granularity, this macro can return non-page-aligned
 | |
|  * pointers, despite its name.
 | |
|  */
 | |
| #define pud_page_vaddr(pud) \
 | |
| 	(__va((phys_addr_t)pud_ptfn(pud) << HV_LOG2_PAGE_TABLE_ALIGN))
 | |
| 
 | |
| /*
 | |
|  * A pud_t points to a pmd_t array.  Since we can have multiple per
 | |
|  * page, we don't have a one-to-one mapping of pud_t's to pages.
 | |
|  */
 | |
| #define pud_page(pud) pfn_to_page(PFN_DOWN(HV_PTFN_TO_CPA(pud_ptfn(pud))))
 | |
| 
 | |
| static inline unsigned long pud_index(unsigned long address)
 | |
| {
 | |
| 	return (address >> PUD_SHIFT) & (PTRS_PER_PUD - 1);
 | |
| }
 | |
| 
 | |
| #define pmd_offset(pud, address) \
 | |
| 	((pmd_t *)pud_page_vaddr(*(pud)) + pmd_index(address))
 | |
| 
 | |
| /* Normalize an address to having the correct high bits set. */
 | |
| #define pgd_addr_normalize pgd_addr_normalize
 | |
| static inline unsigned long pgd_addr_normalize(unsigned long addr)
 | |
| {
 | |
| 	return ((long)addr << (CHIP_WORD_SIZE() - CHIP_VA_WIDTH())) >>
 | |
| 		(CHIP_WORD_SIZE() - CHIP_VA_WIDTH());
 | |
| }
 | |
| 
 | |
| /* We don't define any pgds for these addresses. */
 | |
| static inline int pgd_addr_invalid(unsigned long addr)
 | |
| {
 | |
| 	return addr >= MEM_HV_START ||
 | |
| 		(addr > MEM_LOW_END && addr < MEM_HIGH_START);
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * Use atomic instructions to provide atomicity against the hypervisor.
 | |
|  */
 | |
| #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
 | |
| static inline int ptep_test_and_clear_young(struct vm_area_struct *vma,
 | |
| 					    unsigned long addr, pte_t *ptep)
 | |
| {
 | |
| 	return (__insn_fetchand(&ptep->val, ~HV_PTE_ACCESSED) >>
 | |
| 		HV_PTE_INDEX_ACCESSED) & 0x1;
 | |
| }
 | |
| 
 | |
| #define __HAVE_ARCH_PTEP_SET_WRPROTECT
 | |
| static inline void ptep_set_wrprotect(struct mm_struct *mm,
 | |
| 				      unsigned long addr, pte_t *ptep)
 | |
| {
 | |
| 	__insn_fetchand(&ptep->val, ~HV_PTE_WRITABLE);
 | |
| }
 | |
| 
 | |
| #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
 | |
| static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
 | |
| 				       unsigned long addr, pte_t *ptep)
 | |
| {
 | |
| 	return hv_pte(__insn_exch(&ptep->val, 0UL));
 | |
| }
 | |
| 
 | |
| /*
 | |
|  * pmds are the same as pgds and ptes, so converting is a no-op.
 | |
|  */
 | |
| #define pmd_pte(pmd) (pmd)
 | |
| #define pmdp_ptep(pmdp) (pmdp)
 | |
| #define pte_pmd(pte) (pte)
 | |
| 
 | |
| #endif /* __ASSEMBLY__ */
 | |
| 
 | |
| #endif /* _ASM_TILE_PGTABLE_64_H */
 |