 c97d9320c6
			
		
	
	
	c97d9320c6
	
	
	
		
			
			This teq was first introduced inbcc0f6a([ARM] msm: clean up iomap and devices, 2008-09-10). It seems that DEBUG_LL support on MSM at the time had to remove the virtual mapping for the uart base. Thus when the MMU was enabled the addruart macro returned 0 and the senduart macro would test for 0 and do nothing. It was a simple way to turn off DEBUG_LL when the MMU was enabled. The virtual mapping was added back in6339f66(msm: make debugging UART (for DEBUG_LL) configurable, 2009-11-02) but the patch forgot to remove the teq here. So as it stands the teq has been useless for two years and DEBUG_LL works fine without it. Cc: Nicolas Pitre <nico@fluxnic.net> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org> Signed-off-by: David Brown <davidb@codeaurora.org>
		
			
				
	
	
		
			65 lines
		
	
	
	
		
			1.5 KiB
			
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
			
		
		
	
	
			65 lines
		
	
	
	
		
			1.5 KiB
			
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
| /*
 | |
|  *
 | |
|  * Copyright (C) 2007 Google, Inc.
 | |
|  * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
 | |
|  * Author: Brian Swetland <swetland@google.com>
 | |
|  *
 | |
|  * This software is licensed under the terms of the GNU General Public
 | |
|  * License version 2, as published by the Free Software Foundation, and
 | |
|  * may be copied, distributed, and modified under those terms.
 | |
|  *
 | |
|  * This program is distributed in the hope that it will be useful,
 | |
|  * but WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | |
|  * GNU General Public License for more details.
 | |
|  *
 | |
|  */
 | |
| 
 | |
| #include <mach/hardware.h>
 | |
| #include <mach/msm_iomap.h>
 | |
| 
 | |
| 	.macro	addruart, rp, rv, tmp
 | |
| #ifdef MSM_DEBUG_UART_PHYS
 | |
| 	ldr	\rp, =MSM_DEBUG_UART_PHYS
 | |
| 	ldr	\rv, =MSM_DEBUG_UART_BASE
 | |
| #endif
 | |
| 	.endm
 | |
| 
 | |
| 	.macro	senduart, rd, rx
 | |
| #ifdef CONFIG_MSM_HAS_DEBUG_UART_HS
 | |
| 	@ Write the 1 character to UARTDM_TF
 | |
| 	str	\rd, [\rx, #0x70]
 | |
| #else
 | |
| 	str	\rd, [\rx, #0x0C]
 | |
| #endif
 | |
| 	.endm
 | |
| 
 | |
| 	.macro	waituart, rd, rx
 | |
| #ifdef CONFIG_MSM_HAS_DEBUG_UART_HS
 | |
| 	@ check for TX_EMT in UARTDM_SR
 | |
| 	ldr	\rd, [\rx, #0x08]
 | |
| 	tst	\rd, #0x08
 | |
| 	bne	1002f
 | |
| 	@ wait for TXREADY in UARTDM_ISR
 | |
| 1001:	ldr	\rd, [\rx, #0x14]
 | |
| 	tst	\rd, #0x80
 | |
| 	beq 	1001b
 | |
| 1002:
 | |
| 	@ Clear TX_READY by writing to the UARTDM_CR register
 | |
| 	mov	\rd, #0x300
 | |
| 	str	\rd, [\rx, #0x10]
 | |
| 	@ Write 0x1 to NCF register
 | |
| 	mov 	\rd, #0x1
 | |
| 	str	\rd, [\rx, #0x40]
 | |
| 	@ UARTDM reg. Read to induce delay
 | |
| 	ldr	\rd, [\rx, #0x08]
 | |
| #else
 | |
| 	@ wait for TX_READY
 | |
| 1001:	ldr	\rd, [\rx, #0x08]
 | |
| 	tst	\rd, #0x04
 | |
| 	beq	1001b
 | |
| #endif
 | |
| 	.endm
 | |
| 
 | |
| 	.macro	busyuart, rd, rx
 | |
| 	.endm
 |