 f96d8d8577
			
		
	
	
	f96d8d8577
	
	
	
		
			
			Latest FW performs this autonomously, makes this code surplus. Signed-off-by: Ariel Elior <ariele@broadcom.com> Signed-off-by: Yuval Mintz <yuvalmin@broadcom.com> Signed-off-by: David S. Miller <davem@davemloft.net>
		
			
				
	
	
		
			392 lines
		
	
	
	
		
			16 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			392 lines
		
	
	
	
		
			16 KiB
			
		
	
	
	
		
			C
		
	
	
	
	
	
| /* bnx2x_fw_defs.h: Broadcom Everest network driver.
 | |
|  *
 | |
|  * Copyright (c) 2007-2013 Broadcom Corporation
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or modify
 | |
|  * it under the terms of the GNU General Public License as published by
 | |
|  * the Free Software Foundation.
 | |
|  */
 | |
| 
 | |
| #ifndef BNX2X_FW_DEFS_H
 | |
| #define BNX2X_FW_DEFS_H
 | |
| 
 | |
| #define CSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[148].base)
 | |
| #define CSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
 | |
| 	(IRO[147].base + ((assertListEntry) * IRO[147].m1))
 | |
| #define CSTORM_EVENT_RING_DATA_OFFSET(pfId) \
 | |
| 	(IRO[153].base + (((pfId)>>1) * IRO[153].m1) + (((pfId)&1) * \
 | |
| 	IRO[153].m2))
 | |
| #define CSTORM_EVENT_RING_PROD_OFFSET(pfId) \
 | |
| 	(IRO[154].base + (((pfId)>>1) * IRO[154].m1) + (((pfId)&1) * \
 | |
| 	IRO[154].m2))
 | |
| #define CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(funcId) \
 | |
| 	(IRO[159].base + ((funcId) * IRO[159].m1))
 | |
| #define CSTORM_FUNC_EN_OFFSET(funcId) \
 | |
| 	(IRO[149].base + ((funcId) * IRO[149].m1))
 | |
| #define CSTORM_HC_SYNC_LINE_INDEX_E1X_OFFSET(hcIndex, sbId) \
 | |
| 	(IRO[139].base + ((hcIndex) * IRO[139].m1) + ((sbId) * IRO[139].m2))
 | |
| #define CSTORM_HC_SYNC_LINE_INDEX_E2_OFFSET(hcIndex, sbId) \
 | |
| 	(IRO[138].base + (((hcIndex)>>2) * IRO[138].m1) + (((hcIndex)&3) \
 | |
| 	* IRO[138].m2) + ((sbId) * IRO[138].m3))
 | |
| #define CSTORM_IGU_MODE_OFFSET (IRO[157].base)
 | |
| #define CSTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[317].base + ((pfId) * IRO[317].m1))
 | |
| #define CSTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[318].base + ((pfId) * IRO[318].m1))
 | |
| #define CSTORM_ISCSI_EQ_CONS_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[310].base + ((pfId) * IRO[310].m1) + ((iscsiEqId) * IRO[310].m2))
 | |
| #define CSTORM_ISCSI_EQ_NEXT_EQE_ADDR_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[312].base + ((pfId) * IRO[312].m1) + ((iscsiEqId) * IRO[312].m2))
 | |
| #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[311].base + ((pfId) * IRO[311].m1) + ((iscsiEqId) * IRO[311].m2))
 | |
| #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_VALID_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[313].base + ((pfId) * IRO[313].m1) + ((iscsiEqId) * IRO[313].m2))
 | |
| #define CSTORM_ISCSI_EQ_PROD_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[309].base + ((pfId) * IRO[309].m1) + ((iscsiEqId) * IRO[309].m2))
 | |
| #define CSTORM_ISCSI_EQ_SB_INDEX_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[315].base + ((pfId) * IRO[315].m1) + ((iscsiEqId) * IRO[315].m2))
 | |
| #define CSTORM_ISCSI_EQ_SB_NUM_OFFSET(pfId, iscsiEqId) \
 | |
| 	(IRO[314].base + ((pfId) * IRO[314].m1) + ((iscsiEqId) * IRO[314].m2))
 | |
| #define CSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[316].base + ((pfId) * IRO[316].m1))
 | |
| #define CSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
 | |
| 	(IRO[308].base + ((pfId) * IRO[308].m1))
 | |
| #define CSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
 | |
| 	(IRO[307].base + ((pfId) * IRO[307].m1))
 | |
| #define CSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[306].base + ((pfId) * IRO[306].m1))
 | |
| #define CSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
 | |
| 	(IRO[151].base + ((funcId) * IRO[151].m1))
 | |
| #define CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(pfId) \
 | |
| 	(IRO[142].base + ((pfId) * IRO[142].m1))
 | |
| #define CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(pfId) \
 | |
| 	(IRO[143].base + ((pfId) * IRO[143].m1))
 | |
| #define CSTORM_SP_STATUS_BLOCK_OFFSET(pfId) \
 | |
| 	(IRO[141].base + ((pfId) * IRO[141].m1))
 | |
| #define CSTORM_SP_STATUS_BLOCK_SIZE (IRO[141].size)
 | |
| #define CSTORM_SP_SYNC_BLOCK_OFFSET(pfId) \
 | |
| 	(IRO[144].base + ((pfId) * IRO[144].m1))
 | |
| #define CSTORM_SP_SYNC_BLOCK_SIZE (IRO[144].size)
 | |
| #define CSTORM_STATUS_BLOCK_DATA_FLAGS_OFFSET(sbId, hcIndex) \
 | |
| 	(IRO[136].base + ((sbId) * IRO[136].m1) + ((hcIndex) * IRO[136].m2))
 | |
| #define CSTORM_STATUS_BLOCK_DATA_OFFSET(sbId) \
 | |
| 	(IRO[133].base + ((sbId) * IRO[133].m1))
 | |
| #define CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(sbId) \
 | |
| 	(IRO[134].base + ((sbId) * IRO[134].m1))
 | |
| #define CSTORM_STATUS_BLOCK_DATA_TIMEOUT_OFFSET(sbId, hcIndex) \
 | |
| 	(IRO[135].base + ((sbId) * IRO[135].m1) + ((hcIndex) * IRO[135].m2))
 | |
| #define CSTORM_STATUS_BLOCK_OFFSET(sbId) \
 | |
| 	(IRO[132].base + ((sbId) * IRO[132].m1))
 | |
| #define CSTORM_STATUS_BLOCK_SIZE (IRO[132].size)
 | |
| #define CSTORM_SYNC_BLOCK_OFFSET(sbId) \
 | |
| 	(IRO[137].base + ((sbId) * IRO[137].m1))
 | |
| #define CSTORM_SYNC_BLOCK_SIZE (IRO[137].size)
 | |
| #define CSTORM_VF_PF_CHANNEL_STATE_OFFSET(vfId) \
 | |
| 	(IRO[155].base + ((vfId) * IRO[155].m1))
 | |
| #define CSTORM_VF_PF_CHANNEL_VALID_OFFSET(vfId) \
 | |
| 	(IRO[156].base + ((vfId) * IRO[156].m1))
 | |
| #define CSTORM_VF_TO_PF_OFFSET(funcId) \
 | |
| 	(IRO[150].base + ((funcId) * IRO[150].m1))
 | |
| #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(pfId) \
 | |
| 	(IRO[203].base + ((pfId) * IRO[203].m1))
 | |
| #define TSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[102].base)
 | |
| #define TSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
 | |
| 	(IRO[101].base + ((assertListEntry) * IRO[101].m1))
 | |
| #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(pfId) \
 | |
| 	(IRO[201].base + ((pfId) * IRO[201].m1))
 | |
| #define TSTORM_FUNC_EN_OFFSET(funcId) \
 | |
| 	(IRO[103].base + ((funcId) * IRO[103].m1))
 | |
| #define TSTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
 | |
| 	(IRO[272].base + ((pfId) * IRO[272].m1))
 | |
| #define TSTORM_ISCSI_L2_ISCSI_OOO_CID_TABLE_OFFSET(pfId) \
 | |
| 	(IRO[273].base + ((pfId) * IRO[273].m1))
 | |
| #define TSTORM_ISCSI_L2_ISCSI_OOO_CLIENT_ID_TABLE_OFFSET(pfId) \
 | |
| 	(IRO[274].base + ((pfId) * IRO[274].m1))
 | |
| #define TSTORM_ISCSI_L2_ISCSI_OOO_PROD_OFFSET(pfId) \
 | |
| 	(IRO[275].base + ((pfId) * IRO[275].m1))
 | |
| #define TSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
 | |
| 	(IRO[271].base + ((pfId) * IRO[271].m1))
 | |
| #define TSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
 | |
| 	(IRO[270].base + ((pfId) * IRO[270].m1))
 | |
| #define TSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[269].base + ((pfId) * IRO[269].m1))
 | |
| #define TSTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[268].base + ((pfId) * IRO[268].m1))
 | |
| #define TSTORM_ISCSI_TCP_LOCAL_ADV_WND_OFFSET(pfId) \
 | |
| 	(IRO[278].base + ((pfId) * IRO[278].m1))
 | |
| #define TSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
 | |
| 	(IRO[264].base + ((pfId) * IRO[264].m1))
 | |
| #define TSTORM_ISCSI_TCP_VARS_LSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
 | |
| 	(IRO[265].base + ((pfId) * IRO[265].m1))
 | |
| #define TSTORM_ISCSI_TCP_VARS_MID_LOCAL_MAC_ADDR_OFFSET(pfId) \
 | |
| 	(IRO[266].base + ((pfId) * IRO[266].m1))
 | |
| #define TSTORM_ISCSI_TCP_VARS_MSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
 | |
| 	(IRO[267].base + ((pfId) * IRO[267].m1))
 | |
| #define TSTORM_MAC_FILTER_CONFIG_OFFSET(pfId) \
 | |
| 	(IRO[202].base + ((pfId) * IRO[202].m1))
 | |
| #define TSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
 | |
| 	(IRO[105].base + ((funcId) * IRO[105].m1))
 | |
| #define TSTORM_TCP_MAX_CWND_OFFSET(pfId) \
 | |
| 	(IRO[217].base + ((pfId) * IRO[217].m1))
 | |
| #define TSTORM_VF_TO_PF_OFFSET(funcId) \
 | |
| 	(IRO[104].base + ((funcId) * IRO[104].m1))
 | |
| #define USTORM_AGG_DATA_OFFSET (IRO[206].base)
 | |
| #define USTORM_AGG_DATA_SIZE (IRO[206].size)
 | |
| #define USTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[177].base)
 | |
| #define USTORM_ASSERT_LIST_OFFSET(assertListEntry) \
 | |
| 	(IRO[176].base + ((assertListEntry) * IRO[176].m1))
 | |
| #define USTORM_ETH_PAUSE_ENABLED_OFFSET(portId) \
 | |
| 	(IRO[183].base + ((portId) * IRO[183].m1))
 | |
| #define USTORM_FCOE_EQ_PROD_OFFSET(pfId) \
 | |
| 	(IRO[319].base + ((pfId) * IRO[319].m1))
 | |
| #define USTORM_FUNC_EN_OFFSET(funcId) \
 | |
| 	(IRO[178].base + ((funcId) * IRO[178].m1))
 | |
| #define USTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[283].base + ((pfId) * IRO[283].m1))
 | |
| #define USTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[284].base + ((pfId) * IRO[284].m1))
 | |
| #define USTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
 | |
| 	(IRO[288].base + ((pfId) * IRO[288].m1))
 | |
| #define USTORM_ISCSI_GLOBAL_BUF_PHYS_ADDR_OFFSET(pfId) \
 | |
| 	(IRO[285].base + ((pfId) * IRO[285].m1))
 | |
| #define USTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
 | |
| 	(IRO[281].base + ((pfId) * IRO[281].m1))
 | |
| #define USTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
 | |
| 	(IRO[280].base + ((pfId) * IRO[280].m1))
 | |
| #define USTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[279].base + ((pfId) * IRO[279].m1))
 | |
| #define USTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[282].base + ((pfId) * IRO[282].m1))
 | |
| #define USTORM_ISCSI_RQ_BUFFER_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[286].base + ((pfId) * IRO[286].m1))
 | |
| #define USTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[287].base + ((pfId) * IRO[287].m1))
 | |
| #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(pfId) \
 | |
| 	(IRO[182].base + ((pfId) * IRO[182].m1))
 | |
| #define USTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
 | |
| 	(IRO[180].base + ((funcId) * IRO[180].m1))
 | |
| #define USTORM_RX_PRODS_E1X_OFFSET(portId, clientId) \
 | |
| 	(IRO[209].base + ((portId) * IRO[209].m1) + ((clientId) * \
 | |
| 	IRO[209].m2))
 | |
| #define USTORM_RX_PRODS_E2_OFFSET(qzoneId) \
 | |
| 	(IRO[210].base + ((qzoneId) * IRO[210].m1))
 | |
| #define USTORM_TPA_BTR_OFFSET (IRO[207].base)
 | |
| #define USTORM_TPA_BTR_SIZE (IRO[207].size)
 | |
| #define USTORM_VF_TO_PF_OFFSET(funcId) \
 | |
| 	(IRO[179].base + ((funcId) * IRO[179].m1))
 | |
| #define XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE (IRO[67].base)
 | |
| #define XSTORM_AGG_INT_FINAL_CLEANUP_INDEX (IRO[66].base)
 | |
| #define XSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[51].base)
 | |
| #define XSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
 | |
| 	(IRO[50].base + ((assertListEntry) * IRO[50].m1))
 | |
| #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(portId) \
 | |
| 	(IRO[43].base + ((portId) * IRO[43].m1))
 | |
| #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(pfId) \
 | |
| 	(IRO[45].base + ((pfId) * IRO[45].m1))
 | |
| #define XSTORM_FUNC_EN_OFFSET(funcId) \
 | |
| 	(IRO[47].base + ((funcId) * IRO[47].m1))
 | |
| #define XSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[296].base + ((pfId) * IRO[296].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR0_OFFSET(pfId) \
 | |
| 	(IRO[299].base + ((pfId) * IRO[299].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR1_OFFSET(pfId) \
 | |
| 	(IRO[300].base + ((pfId) * IRO[300].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR2_OFFSET(pfId) \
 | |
| 	(IRO[301].base + ((pfId) * IRO[301].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR3_OFFSET(pfId) \
 | |
| 	(IRO[302].base + ((pfId) * IRO[302].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR4_OFFSET(pfId) \
 | |
| 	(IRO[303].base + ((pfId) * IRO[303].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_MAC_ADDR5_OFFSET(pfId) \
 | |
| 	(IRO[304].base + ((pfId) * IRO[304].m1))
 | |
| #define XSTORM_ISCSI_LOCAL_VLAN_OFFSET(pfId) \
 | |
| 	(IRO[305].base + ((pfId) * IRO[305].m1))
 | |
| #define XSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
 | |
| 	(IRO[295].base + ((pfId) * IRO[295].m1))
 | |
| #define XSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
 | |
| 	(IRO[294].base + ((pfId) * IRO[294].m1))
 | |
| #define XSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[293].base + ((pfId) * IRO[293].m1))
 | |
| #define XSTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[298].base + ((pfId) * IRO[298].m1))
 | |
| #define XSTORM_ISCSI_SQ_SIZE_OFFSET(pfId) \
 | |
| 	(IRO[297].base + ((pfId) * IRO[297].m1))
 | |
| #define XSTORM_ISCSI_TCP_VARS_ADV_WND_SCL_OFFSET(pfId) \
 | |
| 	(IRO[292].base + ((pfId) * IRO[292].m1))
 | |
| #define XSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
 | |
| 	(IRO[291].base + ((pfId) * IRO[291].m1))
 | |
| #define XSTORM_ISCSI_TCP_VARS_TOS_OFFSET(pfId) \
 | |
| 	(IRO[290].base + ((pfId) * IRO[290].m1))
 | |
| #define XSTORM_ISCSI_TCP_VARS_TTL_OFFSET(pfId) \
 | |
| 	(IRO[289].base + ((pfId) * IRO[289].m1))
 | |
| #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(pfId) \
 | |
| 	(IRO[44].base + ((pfId) * IRO[44].m1))
 | |
| #define XSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
 | |
| 	(IRO[49].base + ((funcId) * IRO[49].m1))
 | |
| #define XSTORM_SPQ_DATA_OFFSET(funcId) \
 | |
| 	(IRO[32].base + ((funcId) * IRO[32].m1))
 | |
| #define XSTORM_SPQ_DATA_SIZE (IRO[32].size)
 | |
| #define XSTORM_SPQ_PAGE_BASE_OFFSET(funcId) \
 | |
| 	(IRO[30].base + ((funcId) * IRO[30].m1))
 | |
| #define XSTORM_SPQ_PROD_OFFSET(funcId) \
 | |
| 	(IRO[31].base + ((funcId) * IRO[31].m1))
 | |
| #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_ENABLED_OFFSET(portId) \
 | |
| 	(IRO[211].base + ((portId) * IRO[211].m1))
 | |
| #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_MAX_COUNT_OFFSET(portId) \
 | |
| 	(IRO[212].base + ((portId) * IRO[212].m1))
 | |
| #define XSTORM_TCP_TX_SWS_TIMER_VAL_OFFSET(pfId) \
 | |
| 	(IRO[214].base + (((pfId)>>1) * IRO[214].m1) + (((pfId)&1) * \
 | |
| 	IRO[214].m2))
 | |
| #define XSTORM_VF_TO_PF_OFFSET(funcId) \
 | |
| 	(IRO[48].base + ((funcId) * IRO[48].m1))
 | |
| #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0
 | |
| 
 | |
| /* Ethernet Ring parameters */
 | |
| #define X_ETH_LOCAL_RING_SIZE 13
 | |
| #define FIRST_BD_IN_PKT	0
 | |
| #define PARSE_BD_INDEX 1
 | |
| #define NUM_OF_ETH_BDS_IN_PAGE ((PAGE_SIZE)/(STRUCT_SIZE(eth_tx_bd)/8))
 | |
| #define U_ETH_NUM_OF_SGES_TO_FETCH 8
 | |
| #define U_ETH_MAX_SGES_FOR_PACKET 3
 | |
| 
 | |
| /* Rx ring params */
 | |
| #define U_ETH_LOCAL_BD_RING_SIZE 8
 | |
| #define U_ETH_LOCAL_SGE_RING_SIZE 10
 | |
| #define U_ETH_SGL_SIZE 8
 | |
| 	/* The fw will padd the buffer with this value, so the IP header \
 | |
| 	will be align to 4 Byte */
 | |
| #define IP_HEADER_ALIGNMENT_PADDING 2
 | |
| 
 | |
| #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
 | |
| 	(0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1))
 | |
| 
 | |
| #define TU_ETH_CQES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8))
 | |
| #define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))
 | |
| #define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))
 | |
| 
 | |
| #define U_ETH_BDS_PER_PAGE_MASK	(U_ETH_BDS_PER_PAGE-1)
 | |
| #define U_ETH_CQE_PER_PAGE_MASK	(TU_ETH_CQES_PER_PAGE-1)
 | |
| #define U_ETH_SGES_PER_PAGE_MASK (U_ETH_SGES_PER_PAGE-1)
 | |
| 
 | |
| #define U_ETH_UNDEFINED_Q 0xFF
 | |
| 
 | |
| #define T_ETH_INDIRECTION_TABLE_SIZE 128
 | |
| #define T_ETH_RSS_KEY 10
 | |
| #define ETH_NUM_OF_RSS_ENGINES_E2 72
 | |
| 
 | |
| #define FILTER_RULES_COUNT 16
 | |
| #define MULTICAST_RULES_COUNT 16
 | |
| #define CLASSIFY_RULES_COUNT 16
 | |
| 
 | |
| /*The CRC32 seed, that is used for the hash(reduction) multicast address */
 | |
| #define ETH_CRC32_HASH_SEED 0x00000000
 | |
| 
 | |
| #define ETH_CRC32_HASH_BIT_SIZE	(8)
 | |
| #define ETH_CRC32_HASH_MASK EVAL((1<<ETH_CRC32_HASH_BIT_SIZE)-1)
 | |
| 
 | |
| /* Maximal L2 clients supported */
 | |
| #define ETH_MAX_RX_CLIENTS_E1 18
 | |
| #define ETH_MAX_RX_CLIENTS_E1H 28
 | |
| #define ETH_MAX_RX_CLIENTS_E2 152
 | |
| 
 | |
| /* Maximal statistics client Ids */
 | |
| #define MAX_STAT_COUNTER_ID_E1 36
 | |
| #define MAX_STAT_COUNTER_ID_E1H	56
 | |
| #define MAX_STAT_COUNTER_ID_E2 140
 | |
| 
 | |
| #define MAX_MAC_CREDIT_E1 192 /* Per Chip */
 | |
| #define MAX_MAC_CREDIT_E1H 256 /* Per Chip */
 | |
| #define MAX_MAC_CREDIT_E2 272 /* Per Path */
 | |
| #define MAX_VLAN_CREDIT_E1 0 /* Per Chip */
 | |
| #define MAX_VLAN_CREDIT_E1H 0 /* Per Chip */
 | |
| #define MAX_VLAN_CREDIT_E2 272 /* Per Path */
 | |
| 
 | |
| /* Maximal aggregation queues supported */
 | |
| #define ETH_MAX_AGGREGATION_QUEUES_E1 32
 | |
| #define ETH_MAX_AGGREGATION_QUEUES_E1H_E2 64
 | |
| 
 | |
| #define ETH_NUM_OF_MCAST_BINS 256
 | |
| #define ETH_NUM_OF_MCAST_ENGINES_E2 72
 | |
| 
 | |
| #define ETH_MIN_RX_CQES_WITHOUT_TPA (MAX_RAMRODS_PER_PORT + 3)
 | |
| #define ETH_MIN_RX_CQES_WITH_TPA_E1 \
 | |
| 	(ETH_MAX_AGGREGATION_QUEUES_E1 + ETH_MIN_RX_CQES_WITHOUT_TPA)
 | |
| #define ETH_MIN_RX_CQES_WITH_TPA_E1H_E2 \
 | |
| 	(ETH_MAX_AGGREGATION_QUEUES_E1H_E2 + ETH_MIN_RX_CQES_WITHOUT_TPA)
 | |
| 
 | |
| #define DISABLE_STATISTIC_COUNTER_ID_VALUE 0
 | |
| 
 | |
| 
 | |
| /* This file defines HSI constants common to all microcode flows */
 | |
| 
 | |
| #define PROTOCOL_STATE_BIT_OFFSET 6
 | |
| 
 | |
| #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
 | |
| #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
 | |
| #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
 | |
| 
 | |
| /* microcode fixed page page size 4K (chains and ring segments) */
 | |
| #define MC_PAGE_SIZE 4096
 | |
| 
 | |
| /* Number of indices per slow-path SB */
 | |
| #define HC_SP_SB_MAX_INDICES 16
 | |
| 
 | |
| /* Number of indices per SB */
 | |
| #define HC_SB_MAX_INDICES_E1X 8
 | |
| #define HC_SB_MAX_INDICES_E2 8
 | |
| 
 | |
| #define HC_SB_MAX_SB_E1X 32
 | |
| #define HC_SB_MAX_SB_E2	136
 | |
| 
 | |
| #define HC_SP_SB_ID 0xde
 | |
| 
 | |
| #define HC_SB_MAX_SM 2
 | |
| 
 | |
| #define HC_SB_MAX_DYNAMIC_INDICES 4
 | |
| 
 | |
| /* max number of slow path commands per port */
 | |
| #define MAX_RAMRODS_PER_PORT 8
 | |
| 
 | |
| /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
 | |
| 
 | |
| #define TIMERS_TICK_SIZE_CHIP (1e-3)
 | |
| 
 | |
| #define TSEMI_CLK1_RESUL_CHIP (1e-3)
 | |
| 
 | |
| #define XSEMI_CLK1_RESUL_CHIP (1e-3)
 | |
| 
 | |
| #define SDM_TIMER_TICK_RESUL_CHIP (4 * (1e-6))
 | |
| 
 | |
| /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
 | |
| 
 | |
| #define XSTORM_IP_ID_ROLL_HALF 0x8000
 | |
| #define XSTORM_IP_ID_ROLL_ALL 0
 | |
| 
 | |
| #define FW_LOG_LIST_SIZE 50
 | |
| 
 | |
| #define NUM_OF_SAFC_BITS 16
 | |
| #define MAX_COS_NUMBER 4
 | |
| #define MAX_TRAFFIC_TYPES 8
 | |
| #define MAX_PFC_PRIORITIES 8
 | |
| 
 | |
| 	/* used by array traffic_type_to_priority[] to mark traffic type \
 | |
| 	that is not mapped to priority*/
 | |
| #define LLFC_TRAFFIC_TYPE_TO_PRIORITY_UNMAPPED 0xFF
 | |
| 
 | |
| #define C_ERES_PER_PAGE \
 | |
| 	(PAGE_SIZE / BITS_TO_BYTES(STRUCT_SIZE(event_ring_elem)))
 | |
| #define C_ERE_PER_PAGE_MASK (C_ERES_PER_PAGE - 1)
 | |
| 
 | |
| #define STATS_QUERY_CMD_COUNT 16
 | |
| 
 | |
| #define AFEX_LIST_TABLE_SIZE 4096
 | |
| 
 | |
| #define INVALID_VNIC_ID	0xFF
 | |
| 
 | |
| #define UNDEF_IRO 0x80000000
 | |
| 
 | |
| /* used for defining the amount of FCoE tasks supported for PF */
 | |
| #define MAX_FCOE_FUNCS_PER_ENGINE 2
 | |
| #define MAX_NUM_FCOE_TASKS_PER_ENGINE 4096
 | |
| 
 | |
| #endif /* BNX2X_FW_DEFS_H */
 |