| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | /******************************************************************************
 | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2013-12-30 13:15:54 +02:00
										 |  |  |  * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved. | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Portions of this file are derived from the ipw3945 project, as well | 
					
						
							|  |  |  |  * as portions of the ieee80211 subsystem header files. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify it | 
					
						
							|  |  |  |  * under the terms of version 2 of the GNU General Public License as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is distributed in the hope that it will be useful, but WITHOUT | 
					
						
							|  |  |  |  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
					
						
							|  |  |  |  * more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * You should have received a copy of the GNU General Public License along with | 
					
						
							|  |  |  |  * this program; if not, write to the Free Software Foundation, Inc., | 
					
						
							|  |  |  |  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The full GNU General Public License is included in this distribution in the | 
					
						
							|  |  |  |  * file called LICENSE. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Contact Information: | 
					
						
							|  |  |  |  *  Intel Linux Wireless <ilw@linux.intel.com> | 
					
						
							|  |  |  |  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *****************************************************************************/ | 
					
						
							|  |  |  | #include <linux/sched.h>
 | 
					
						
							|  |  |  | #include <linux/wait.h>
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | #include <linux/gfp.h>
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-06 13:30:50 -08:00
										 |  |  | #include "iwl-prph.h"
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | #include "iwl-io.h"
 | 
					
						
							| 
									
										
										
										
											2012-05-16 19:13:54 +02:00
										 |  |  | #include "internal.h"
 | 
					
						
							| 
									
										
										
										
											2012-02-09 16:08:15 +02:00
										 |  |  | #include "iwl-op-mode.h"
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /******************************************************************************
 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * RX path functions | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  ******************************************************************************/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Rx theory of operation | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs), | 
					
						
							|  |  |  |  * each of which point to Receive Buffers to be filled by the NIC.  These get | 
					
						
							|  |  |  |  * used not only for Rx frames, but for any command response or notification | 
					
						
							|  |  |  |  * from the NIC.  The driver and NIC manage the Rx buffers by means | 
					
						
							|  |  |  |  * of indexes into the circular buffer. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Rx Queue Indexes | 
					
						
							|  |  |  |  * The host/firmware share two index registers for managing the Rx buffers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The READ index maps to the first position that the firmware may be writing | 
					
						
							|  |  |  |  * to -- the driver can read up to (but not including) this position and get | 
					
						
							|  |  |  |  * good data. | 
					
						
							|  |  |  |  * The READ index is managed by the firmware once the card is enabled. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The WRITE index maps to the last position the driver has read from -- the | 
					
						
							|  |  |  |  * position preceding WRITE is the last slot the firmware can place a packet. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The queue is empty (no good data) if WRITE = READ - 1, and is full if | 
					
						
							|  |  |  |  * WRITE = READ. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * During initialization, the host sets up the READ queue position to the first | 
					
						
							|  |  |  |  * INDEX position, and WRITE to the last (READ - 1 wrapped) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * When the firmware places a packet in a buffer, it will advance the READ index | 
					
						
							|  |  |  |  * and fire the RX interrupt.  The driver can then query the READ index and | 
					
						
							|  |  |  |  * process as many packets as possible, moving the WRITE index forward as it | 
					
						
							|  |  |  |  * resets the Rx queue buffers with new memory. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The management in the driver is as follows: | 
					
						
							|  |  |  |  * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free.  When | 
					
						
							|  |  |  |  *   iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled | 
					
						
							|  |  |  |  *   to replenish the iwl->rxq->rx_free. | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  *   iwl->rxq is replenished and the READ INDEX is updated (updating the | 
					
						
							|  |  |  |  *   'processed' and 'read' driver indexes as well) | 
					
						
							|  |  |  |  * + A received packet is processed and handed to the kernel network stack, | 
					
						
							|  |  |  |  *   detached from the iwl->rxq.  The driver 'processed' index is updated. | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  |  * + The Host/Firmware iwl->rxq is replenished at irq thread time from the | 
					
						
							|  |  |  |  *   rx_free list. If there are no allocated buffers in iwl->rxq->rx_free, | 
					
						
							|  |  |  |  *   the READ INDEX is not incremented and iwl->status(RX_STALLED) is set. | 
					
						
							|  |  |  |  *   If there were enough free buffers and RX_STALLED is set it is cleared. | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Driver sequence: | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * iwl_rxq_alloc()            Allocates rx_free | 
					
						
							|  |  |  |  * iwl_pcie_rx_replenish()    Replenishes rx_free list from rx_used, and calls | 
					
						
							|  |  |  |  *                            iwl_pcie_rxq_restock | 
					
						
							|  |  |  |  * iwl_pcie_rxq_restock()     Moves available buffers from rx_free into Rx | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  *                            queue, updates firmware pointers, and updates | 
					
						
							|  |  |  |  *                            the WRITE index.  If insufficient rx_free buffers | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  *                            are available, schedules iwl_pcie_rx_replenish | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * -- enable interrupts -- | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * ISR - iwl_rx()             Detach iwl_rx_mem_buffers from pool up to the | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  *                            READ INDEX, detaching the SKB from the pool. | 
					
						
							|  |  |  |  *                            Moves the packet buffer from queue to rx_used. | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  *                            Calls iwl_pcie_rxq_restock to refill any empty | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  *                            slots. | 
					
						
							|  |  |  |  * ... | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_rxq_space - Return number of free slots available in queue. | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-06-20 21:56:49 +02:00
										 |  |  | static int iwl_rxq_space(const struct iwl_rxq *rxq) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-15 12:41:27 -04:00
										 |  |  | 	/* Make sure RX_QUEUE_SIZE is a power of 2 */ | 
					
						
							|  |  |  | 	BUILD_BUG_ON(RX_QUEUE_SIZE & (RX_QUEUE_SIZE - 1)); | 
					
						
							| 
									
										
										
										
											2013-06-20 21:56:49 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-15 12:41:27 -04:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity | 
					
						
							|  |  |  | 	 * between empty and completely full queues. | 
					
						
							|  |  |  | 	 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well | 
					
						
							|  |  |  | 	 * defined for negative dividends. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	return (rxq->read - rxq->write - 1) & (RX_QUEUE_SIZE - 1); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return cpu_to_le32((u32)(dma_addr >> 8)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-18 13:14:51 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_pcie_rx_stop - stops the Rx DMA | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | int iwl_pcie_rx_stop(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); | 
					
						
							|  |  |  | 	return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG, | 
					
						
							|  |  |  | 				   FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	u32 reg; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 	lockdep_assert_held(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-05 19:12:24 +02:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * explicitly wake up the NIC if: | 
					
						
							|  |  |  | 	 * 1. shadow registers aren't enabled | 
					
						
							|  |  |  | 	 * 2. there is a chance that the NIC is asleep | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (!trans->cfg->base_params->shadow_reg_enable && | 
					
						
							|  |  |  | 	    test_bit(STATUS_TPOWER_PMI, &trans->status)) { | 
					
						
							|  |  |  | 		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { | 
					
						
							|  |  |  | 			IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n", | 
					
						
							|  |  |  | 				       reg); | 
					
						
							|  |  |  | 			iwl_set_bit(trans, CSR_GP_CNTRL, | 
					
						
							|  |  |  | 				    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 			rxq->need_update = true; | 
					
						
							|  |  |  | 			return; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-02-05 19:12:24 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	rxq->write_actual = round_down(rxq->write, 8); | 
					
						
							|  |  |  | 	iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual); | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	spin_lock(&rxq->lock); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!rxq->need_update) | 
					
						
							|  |  |  | 		goto exit_unlock; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	iwl_pcie_rxq_inc_wr_ptr(trans); | 
					
						
							|  |  |  | 	rxq->need_update = false; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |  exit_unlock: | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * If there are slots in the RX queue that need to be restocked, | 
					
						
							|  |  |  |  * and we have free pre-allocated buffers, fill the ranks as much | 
					
						
							|  |  |  |  * as we can, pulling from rx_free. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This moves the 'write' index forward to catch up with 'processed', and | 
					
						
							|  |  |  |  * also updates the memory address in the firmware to reference the new | 
					
						
							|  |  |  |  * target buffer. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | static void iwl_pcie_rxq_restock(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	struct iwl_rx_mem_buffer *rxb; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-09 16:58:07 +03:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If the device isn't enabled - not need to try to add buffers... | 
					
						
							|  |  |  | 	 * This can happen when we stop the device and still have an interrupt | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 	 * pending. We stop the APM before we sync the interrupts because we | 
					
						
							|  |  |  | 	 * have to (see comment there). On the other hand, since the APM is | 
					
						
							|  |  |  | 	 * stopped, we cannot access the HW (in particular not prph). | 
					
						
							| 
									
										
										
										
											2012-09-09 16:58:07 +03:00
										 |  |  | 	 * So don't try to restock if the APM has been already stopped. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-12-01 12:30:38 +02:00
										 |  |  | 	if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status)) | 
					
						
							| 
									
										
										
										
											2012-09-09 16:58:07 +03:00
										 |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) { | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		/* The overwritten rxb must be a used one */ | 
					
						
							|  |  |  | 		rxb = rxq->queue[rxq->write]; | 
					
						
							|  |  |  | 		BUG_ON(rxb && rxb->page); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Get next free Rx buffer, remove from free list */ | 
					
						
							| 
									
										
										
										
											2012-11-04 09:31:25 +01:00
										 |  |  | 		rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer, | 
					
						
							|  |  |  | 				       list); | 
					
						
							|  |  |  | 		list_del(&rxb->list); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* Point to Rx buffer via next RBD in circular buffer */ | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 		rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		rxq->queue[rxq->write] = rxb; | 
					
						
							|  |  |  | 		rxq->write = (rxq->write + 1) & RX_QUEUE_MASK; | 
					
						
							|  |  |  | 		rxq->free_count--; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* If the pre-allocated buffer pool is dropping low, schedule to
 | 
					
						
							|  |  |  | 	 * refill it */ | 
					
						
							|  |  |  | 	if (rxq->free_count <= RX_LOW_WATERMARK) | 
					
						
							| 
									
										
										
										
											2012-02-17 10:07:44 -08:00
										 |  |  | 		schedule_work(&trans_pcie->rx_replenish); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* If we've added more space for the firmware to place data, tell it.
 | 
					
						
							|  |  |  | 	 * Increment device's write pointer in multiples of 8. */ | 
					
						
							|  |  |  | 	if (rxq->write_actual != (rxq->write & ~0x7)) { | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 		iwl_pcie_rxq_inc_wr_ptr(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  |  * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  |  * A used RBD is an Rx buffer that has been given to the stack. To use it again | 
					
						
							|  |  |  |  * a page must be allocated and the RBD must point to the page. This function | 
					
						
							|  |  |  |  * doesn't change the HW pointer but handles the list of pages that is used by | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  |  * allocated buffers. | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	struct iwl_rx_mem_buffer *rxb; | 
					
						
							|  |  |  | 	struct page *page; | 
					
						
							|  |  |  | 	gfp_t gfp_mask = priority; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (1) { | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		if (list_empty(&rxq->rx_used)) { | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 			spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			return; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		if (rxq->free_count > RX_LOW_WATERMARK) | 
					
						
							|  |  |  | 			gfp_mask |= __GFP_NOWARN; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-09 17:46:51 -07:00
										 |  |  | 		if (trans_pcie->rx_page_order > 0) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			gfp_mask |= __GFP_COMP; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Alloc a new receive buffer */ | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 		page = alloc_pages(gfp_mask, trans_pcie->rx_page_order); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		if (!page) { | 
					
						
							|  |  |  | 			if (net_ratelimit()) | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:51 -07:00
										 |  |  | 				IWL_DEBUG_INFO(trans, "alloc_pages failed, " | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:39 -07:00
										 |  |  | 					   "order: %d\n", | 
					
						
							| 
									
										
										
										
											2012-04-09 17:46:51 -07:00
										 |  |  | 					   trans_pcie->rx_page_order); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 			if ((rxq->free_count <= RX_LOW_WATERMARK) && | 
					
						
							|  |  |  | 			    net_ratelimit()) | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:51 -07:00
										 |  |  | 				IWL_CRIT(trans, "Failed to alloc_pages with %s." | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 					 "Only %u free buffers remaining.\n", | 
					
						
							|  |  |  | 					 priority == GFP_ATOMIC ? | 
					
						
							|  |  |  | 					 "GFP_ATOMIC" : "GFP_KERNEL", | 
					
						
							|  |  |  | 					 rxq->free_count); | 
					
						
							|  |  |  | 			/* We don't reschedule replenish work here -- we will
 | 
					
						
							|  |  |  | 			 * call the restock method and if it still needs | 
					
						
							|  |  |  | 			 * more buffers it will schedule replenish */ | 
					
						
							|  |  |  | 			return; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		if (list_empty(&rxq->rx_used)) { | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 			spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-04-09 17:46:51 -07:00
										 |  |  | 			__free_pages(page, trans_pcie->rx_page_order); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			return; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-11-04 09:31:25 +01:00
										 |  |  | 		rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer, | 
					
						
							|  |  |  | 				       list); | 
					
						
							|  |  |  | 		list_del(&rxb->list); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		BUG_ON(rxb->page); | 
					
						
							|  |  |  | 		rxb->page = page; | 
					
						
							|  |  |  | 		/* Get physical address of the RB */ | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 		rxb->page_dma = | 
					
						
							|  |  |  | 			dma_map_page(trans->dev, page, 0, | 
					
						
							|  |  |  | 				     PAGE_SIZE << trans_pcie->rx_page_order, | 
					
						
							|  |  |  | 				     DMA_FROM_DEVICE); | 
					
						
							| 
									
										
										
										
											2012-11-04 09:29:17 +01:00
										 |  |  | 		if (dma_mapping_error(trans->dev, rxb->page_dma)) { | 
					
						
							|  |  |  | 			rxb->page = NULL; | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 			spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-04 09:29:17 +01:00
										 |  |  | 			list_add(&rxb->list, &rxq->rx_used); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 			spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-04 09:29:17 +01:00
										 |  |  | 			__free_pages(page, trans_pcie->rx_page_order); | 
					
						
							|  |  |  | 			return; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		/* dma address must be no more than 36 bits */ | 
					
						
							|  |  |  | 		BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36)); | 
					
						
							|  |  |  | 		/* and also 256 byte aligned! */ | 
					
						
							|  |  |  | 		BUG_ON(rxb->page_dma & DMA_BIT_MASK(8)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		list_add_tail(&rxb->list, &rxq->rx_free); | 
					
						
							|  |  |  | 		rxq->free_count++; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | 	lockdep_assert_held(&rxq->lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) { | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | 		if (!rxq->pool[i].page) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 		dma_unmap_page(trans->dev, rxq->pool[i].page_dma, | 
					
						
							|  |  |  | 			       PAGE_SIZE << trans_pcie->rx_page_order, | 
					
						
							|  |  |  | 			       DMA_FROM_DEVICE); | 
					
						
							|  |  |  | 		__free_pages(rxq->pool[i].page, trans_pcie->rx_page_order); | 
					
						
							|  |  |  | 		rxq->pool[i].page = NULL; | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  |  * | 
					
						
							|  |  |  |  * When moving to rx_free an page is allocated for the slot. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  |  * Also restock the Rx queue via iwl_pcie_rxq_restock. | 
					
						
							| 
									
										
										
										
											2012-09-09 16:39:18 +03:00
										 |  |  |  * This is called as a scheduled work item (except for during initialization) | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | static void iwl_pcie_rx_replenish(struct iwl_trans *trans, gfp_t gfp) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | 	iwl_pcie_rxq_alloc_rbs(trans, gfp); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	iwl_pcie_rxq_restock(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | static void iwl_pcie_rx_replenish_work(struct work_struct *data) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:51 -07:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = | 
					
						
							|  |  |  | 	    container_of(data, struct iwl_trans_pcie, rx_replenish); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | 	iwl_pcie_rx_replenish(trans_pcie->trans, GFP_KERNEL); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | static int iwl_pcie_rx_alloc(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 	struct device *dev = trans->dev; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	spin_lock_init(&rxq->lock); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (WARN_ON(rxq->bd || rxq->rb_stts)) | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */ | 
					
						
							|  |  |  | 	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, | 
					
						
							|  |  |  | 				      &rxq->bd_dma, GFP_KERNEL); | 
					
						
							|  |  |  | 	if (!rxq->bd) | 
					
						
							|  |  |  | 		goto err_bd; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*Allocate the driver's pointer to receive buffer status */ | 
					
						
							|  |  |  | 	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts), | 
					
						
							|  |  |  | 					   &rxq->rb_stts_dma, GFP_KERNEL); | 
					
						
							|  |  |  | 	if (!rxq->rb_stts) | 
					
						
							|  |  |  | 		goto err_rb_stts; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | err_rb_stts: | 
					
						
							|  |  |  | 	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, | 
					
						
							|  |  |  | 			  rxq->bd, rxq->bd_dma); | 
					
						
							| 
									
										
										
										
											2013-01-08 00:25:21 +01:00
										 |  |  | 	rxq->bd_dma = 0; | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	rxq->bd = NULL; | 
					
						
							|  |  |  | err_bd: | 
					
						
							|  |  |  | 	return -ENOMEM; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	u32 rb_size; | 
					
						
							|  |  |  | 	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (trans_pcie->rx_buf_size_8k) | 
					
						
							|  |  |  | 		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Stop Rx DMA */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); | 
					
						
							| 
									
										
										
										
											2013-01-08 11:25:44 +01:00
										 |  |  | 	/* reset and flush pointers */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0); | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0); | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Reset driver's Rx queue write index */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Tell device where to find RBD circular buffer in DRAM */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG, | 
					
						
							|  |  |  | 			   (u32)(rxq->bd_dma >> 8)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Tell device where in DRAM to update its Rx status */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG, | 
					
						
							|  |  |  | 			   rxq->rb_stts_dma >> 4); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable Rx DMA
 | 
					
						
							|  |  |  | 	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in | 
					
						
							|  |  |  | 	 *      the credit mechanism in 5000 HW RX FIFO | 
					
						
							|  |  |  | 	 * Direct rx interrupts to hosts | 
					
						
							|  |  |  | 	 * Rx buffer size 4 or 8k | 
					
						
							|  |  |  | 	 * RB timeout 0x10 | 
					
						
							|  |  |  | 	 * 256 RBDs | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, | 
					
						
							|  |  |  | 			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL | | 
					
						
							|  |  |  | 			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY | | 
					
						
							|  |  |  | 			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL | | 
					
						
							|  |  |  | 			   rb_size| | 
					
						
							| 
									
										
										
										
											2012-11-18 13:14:51 +02:00
										 |  |  | 			   (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)| | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set interrupt coalescing timer to default (2048 usecs) */ | 
					
						
							|  |  |  | 	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF); | 
					
						
							| 
									
										
										
										
											2013-11-11 15:23:01 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* W/A for interrupt coalescing bug in 7260 and 3160 */ | 
					
						
							|  |  |  | 	if (trans->cfg->host_interrupt_operation_mode) | 
					
						
							|  |  |  | 		iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	lockdep_assert_held(&rxq->lock); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	INIT_LIST_HEAD(&rxq->rx_free); | 
					
						
							|  |  |  | 	INIT_LIST_HEAD(&rxq->rx_used); | 
					
						
							|  |  |  | 	rxq->free_count = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) | 
					
						
							|  |  |  | 		list_add(&rxq->pool[i].list, &rxq->rx_used); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | int iwl_pcie_rx_init(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 	int i, err; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!rxq->bd) { | 
					
						
							|  |  |  | 		err = iwl_pcie_rx_alloc(trans); | 
					
						
							|  |  |  | 		if (err) | 
					
						
							|  |  |  | 			return err; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | 	INIT_WORK(&trans_pcie->rx_replenish, iwl_pcie_rx_replenish_work); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | 	/* free all first - we might be reconfigured for a different size */ | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	iwl_pcie_rxq_free_rbs(trans); | 
					
						
							| 
									
										
										
										
											2013-06-20 20:59:34 +02:00
										 |  |  | 	iwl_pcie_rx_init_rxb_lists(rxq); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < RX_QUEUE_SIZE; i++) | 
					
						
							|  |  |  | 		rxq->queue[i] = NULL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set us so that we have processed and used all buffers, but have
 | 
					
						
							|  |  |  | 	 * not restocked the Rx queue with fresh buffers */ | 
					
						
							|  |  |  | 	rxq->read = rxq->write = 0; | 
					
						
							|  |  |  | 	rxq->write_actual = 0; | 
					
						
							| 
									
										
										
										
											2013-01-08 11:25:44 +01:00
										 |  |  | 	memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts)); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | 	iwl_pcie_rx_replenish(trans, GFP_KERNEL); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	iwl_pcie_rx_hw_init(trans, rxq); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 	spin_lock(&rxq->lock); | 
					
						
							|  |  |  | 	iwl_pcie_rxq_inc_wr_ptr(trans); | 
					
						
							|  |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void iwl_pcie_rx_free(struct iwl_trans *trans) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*if rxq->bd is NULL, it means that nothing has been allocated,
 | 
					
						
							|  |  |  | 	 * exit now */ | 
					
						
							|  |  |  | 	if (!rxq->bd) { | 
					
						
							|  |  |  | 		IWL_DEBUG_INFO(trans, "Free NULL rx context\n"); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-27 22:58:21 +01:00
										 |  |  | 	cancel_work_sync(&trans_pcie->rx_replenish); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	iwl_pcie_rxq_free_rbs(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE, | 
					
						
							|  |  |  | 			  rxq->bd, rxq->bd_dma); | 
					
						
							| 
									
										
										
										
											2013-01-08 00:25:21 +01:00
										 |  |  | 	rxq->bd_dma = 0; | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	rxq->bd = NULL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (rxq->rb_stts) | 
					
						
							|  |  |  | 		dma_free_coherent(trans->dev, | 
					
						
							|  |  |  | 				  sizeof(struct iwl_rb_status), | 
					
						
							|  |  |  | 				  rxq->rb_stts, rxq->rb_stts_dma); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n"); | 
					
						
							| 
									
										
										
										
											2013-01-08 00:25:21 +01:00
										 |  |  | 	rxq->rb_stts_dma = 0; | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 	rxq->rb_stts = NULL; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans, | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 				struct iwl_rx_mem_buffer *rxb) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							|  |  |  | 	struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 	bool page_stolen = false; | 
					
						
							| 
									
										
										
										
											2012-04-09 17:46:51 -07:00
										 |  |  | 	int max_len = PAGE_SIZE << trans_pcie->rx_page_order; | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 	u32 offset = 0; | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (WARN_ON(!rxb)) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 	dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) { | 
					
						
							|  |  |  | 		struct iwl_rx_packet *pkt; | 
					
						
							|  |  |  | 		struct iwl_device_cmd *cmd; | 
					
						
							|  |  |  | 		u16 sequence; | 
					
						
							|  |  |  | 		bool reclaim; | 
					
						
							|  |  |  | 		int index, cmd_index, err, len; | 
					
						
							|  |  |  | 		struct iwl_rx_cmd_buffer rxcb = { | 
					
						
							|  |  |  | 			._offset = offset, | 
					
						
							| 
									
										
										
										
											2013-01-23 10:59:29 +02:00
										 |  |  | 			._rx_page_order = trans_pcie->rx_page_order, | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 			._page = rxb->page, | 
					
						
							|  |  |  | 			._page_stolen = false, | 
					
						
							| 
									
										
										
										
											2012-05-07 23:35:40 -04:00
										 |  |  | 			.truesize = max_len, | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 		}; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		pkt = rxb_addr(&rxcb); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID)) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n", | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 			rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd), | 
					
						
							| 
									
										
										
										
											2012-03-26 08:23:39 -07:00
										 |  |  | 			pkt->hdr.cmd); | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-01-08 13:16:33 +01:00
										 |  |  | 		len = iwl_rx_packet_len(pkt); | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 		len += sizeof(u32); /* account for status word */ | 
					
						
							| 
									
										
										
										
											2012-09-05 22:34:44 +02:00
										 |  |  | 		trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len); | 
					
						
							|  |  |  | 		trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len); | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* Reclaim a command buffer only if this packet is a response
 | 
					
						
							|  |  |  | 		 *   to a (driver-originated) command. | 
					
						
							|  |  |  | 		 * If the packet (e.g. Rx frame) originated from uCode, | 
					
						
							|  |  |  | 		 *   there is no command buffer to reclaim. | 
					
						
							|  |  |  | 		 * Ucode should set SEQ_RX_FRAME bit if ucode-originated, | 
					
						
							|  |  |  | 		 *   but apparently a few don't get set; catch them here. */ | 
					
						
							|  |  |  | 		reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME); | 
					
						
							|  |  |  | 		if (reclaim) { | 
					
						
							|  |  |  | 			int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) { | 
					
						
							|  |  |  | 				if (trans_pcie->no_reclaim_cmds[i] == | 
					
						
							|  |  |  | 							pkt->hdr.cmd) { | 
					
						
							|  |  |  | 					reclaim = false; | 
					
						
							|  |  |  | 					break; | 
					
						
							|  |  |  | 				} | 
					
						
							| 
									
										
										
										
											2012-03-10 13:00:07 -08:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 		sequence = le16_to_cpu(pkt->hdr.sequence); | 
					
						
							|  |  |  | 		index = SEQ_TO_INDEX(sequence); | 
					
						
							|  |  |  | 		cmd_index = get_cmd_index(&txq->q, index); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-27 13:18:50 +01:00
										 |  |  | 		if (reclaim) | 
					
						
							|  |  |  | 			cmd = txq->entries[cmd_index].cmd; | 
					
						
							|  |  |  | 		else | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 			cmd = NULL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-24 01:58:32 +03:00
										 |  |  | 		if (reclaim) { | 
					
						
							| 
									
										
										
										
											2012-10-19 14:24:43 +02:00
										 |  |  | 			kfree(txq->entries[cmd_index].free_buf); | 
					
						
							|  |  |  | 			txq->entries[cmd_index].free_buf = NULL; | 
					
						
							| 
									
										
										
										
											2012-07-24 01:58:32 +03:00
										 |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * After here, we should always check rxcb._page_stolen, | 
					
						
							|  |  |  | 		 * if it is true then one of the handlers took the page. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (reclaim) { | 
					
						
							|  |  |  | 			/* Invoke any callbacks, transfer the buffer to caller,
 | 
					
						
							|  |  |  | 			 * and fire off the (possibly) blocking | 
					
						
							|  |  |  | 			 * iwl_trans_send_cmd() | 
					
						
							|  |  |  | 			 * as we reclaim the driver command queue */ | 
					
						
							|  |  |  | 			if (!rxcb._page_stolen) | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 				iwl_pcie_hcmd_complete(trans, &rxcb, err); | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 			else | 
					
						
							|  |  |  | 				IWL_WARN(trans, "Claim null rxb?\n"); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		page_stolen |= rxcb._page_stolen; | 
					
						
							|  |  |  | 		offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 	/* page was stolen from us -- free our reference */ | 
					
						
							|  |  |  | 	if (page_stolen) { | 
					
						
							| 
									
										
										
										
											2012-04-09 17:46:51 -07:00
										 |  |  | 		__free_pages(rxb->page, trans_pcie->rx_page_order); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 		rxb->page = NULL; | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:43 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Reuse the page if possible. For notification packets and
 | 
					
						
							|  |  |  | 	 * SKBs that fail to Rx correctly, add them back into the | 
					
						
							|  |  |  | 	 * rx_free list for reuse later. */ | 
					
						
							|  |  |  | 	if (rxb->page != NULL) { | 
					
						
							|  |  |  | 		rxb->page_dma = | 
					
						
							|  |  |  | 			dma_map_page(trans->dev, rxb->page, 0, | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 				     PAGE_SIZE << trans_pcie->rx_page_order, | 
					
						
							|  |  |  | 				     DMA_FROM_DEVICE); | 
					
						
							| 
									
										
										
										
											2012-11-04 09:29:17 +01:00
										 |  |  | 		if (dma_mapping_error(trans->dev, rxb->page_dma)) { | 
					
						
							|  |  |  | 			/*
 | 
					
						
							|  |  |  | 			 * free the page(s) as well to not break | 
					
						
							|  |  |  | 			 * the invariant that the items on the used | 
					
						
							|  |  |  | 			 * list have no page(s) | 
					
						
							|  |  |  | 			 */ | 
					
						
							|  |  |  | 			__free_pages(rxb->page, trans_pcie->rx_page_order); | 
					
						
							|  |  |  | 			rxb->page = NULL; | 
					
						
							|  |  |  | 			list_add_tail(&rxb->list, &rxq->rx_used); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			list_add_tail(&rxb->list, &rxq->rx_free); | 
					
						
							|  |  |  | 			rxq->free_count++; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 	} else | 
					
						
							|  |  |  | 		list_add_tail(&rxb->list, &rxq->rx_used); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_pcie_rx_handle - Main entry function for receiving responses from fw | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | static void iwl_pcie_rx_handle(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:40 -08:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	struct iwl_rxq *rxq = &trans_pcie->rxq; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	u32 r, i; | 
					
						
							|  |  |  | 	u8 fill_rx = 0; | 
					
						
							|  |  |  | 	u32 count = 8; | 
					
						
							|  |  |  | 	int total_empty; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | restart: | 
					
						
							|  |  |  | 	spin_lock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* uCode's read index (stored in shared DRAM) indicates the last Rx
 | 
					
						
							|  |  |  | 	 * buffer that the driver may process (last buffer filled by ucode). */ | 
					
						
							| 
									
										
										
										
											2012-11-25 14:42:25 +02:00
										 |  |  | 	r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	i = rxq->read; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Rx interrupt, but nothing sent from uCode */ | 
					
						
							|  |  |  | 	if (i == r) | 
					
						
							| 
									
										
										
										
											2012-05-16 22:40:49 +02:00
										 |  |  | 		IWL_DEBUG_RX(trans, "HW = SW = %d\n", r); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* calculate total frames need to be restock after handling RX */ | 
					
						
							|  |  |  | 	total_empty = r - rxq->write_actual; | 
					
						
							|  |  |  | 	if (total_empty < 0) | 
					
						
							|  |  |  | 		total_empty += RX_QUEUE_SIZE; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (total_empty > (RX_QUEUE_SIZE / 2)) | 
					
						
							|  |  |  | 		fill_rx = 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (i != r) { | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:39 -08:00
										 |  |  | 		struct iwl_rx_mem_buffer *rxb; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		rxb = rxq->queue[i]; | 
					
						
							|  |  |  | 		rxq->queue[i] = NULL; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-16 22:40:49 +02:00
										 |  |  | 		IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n", | 
					
						
							|  |  |  | 			     r, i, rxb); | 
					
						
							| 
									
										
										
										
											2012-11-14 14:44:18 +02:00
										 |  |  | 		iwl_pcie_rx_handle_rb(trans, rxb); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		i = (i + 1) & RX_QUEUE_MASK; | 
					
						
							|  |  |  | 		/* If there are a lot of unused frames,
 | 
					
						
							|  |  |  | 		 * restock the Rx queue so ucode wont assert. */ | 
					
						
							|  |  |  | 		if (fill_rx) { | 
					
						
							|  |  |  | 			count++; | 
					
						
							|  |  |  | 			if (count >= 8) { | 
					
						
							|  |  |  | 				rxq->read = i; | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | 				spin_unlock(&rxq->lock); | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | 				iwl_pcie_rx_replenish(trans, GFP_ATOMIC); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 				count = 0; | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | 				goto restart; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Backtrack one entry */ | 
					
						
							|  |  |  | 	rxq->read = i; | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | 	spin_unlock(&rxq->lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	if (fill_rx) | 
					
						
							| 
									
										
										
										
											2014-03-25 21:58:32 +02:00
										 |  |  | 		iwl_pcie_rx_replenish(trans, GFP_ATOMIC); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	else | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 		iwl_pcie_rxq_restock(trans); | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (trans_pcie->napi.poll) | 
					
						
							|  |  |  | 		napi_gro_flush(&trans_pcie->napi, false); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | static void iwl_pcie_irq_handle_error(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-10-25 17:25:52 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  | 	/* W/A for WiFi/WiMAX coex and WiMAX own the RF */ | 
					
						
							| 
									
										
										
										
											2012-03-26 08:57:01 -07:00
										 |  |  | 	if (trans->cfg->internal_wimax_coex && | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 	    (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) & | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 			     APMS_CLK_VAL_MRB_FUNC_MODE) || | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 	     (iwl_read_prph(trans, APMG_PS_CTRL_REG) & | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 			    APMG_PS_CTRL_VAL_RESET_REQ))) { | 
					
						
							| 
									
										
										
										
											2013-12-01 12:30:38 +02:00
										 |  |  | 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); | 
					
						
							| 
									
										
										
										
											2012-03-20 10:33:34 -07:00
										 |  |  | 		iwl_op_mode_wimax_active(trans->op_mode); | 
					
						
							| 
									
										
										
										
											2012-10-25 17:25:52 +02:00
										 |  |  | 		wake_up(&trans_pcie->wait_command_queue); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 	iwl_pcie_dump_csr(trans); | 
					
						
							| 
									
										
										
										
											2013-06-24 10:35:53 +03:00
										 |  |  | 	iwl_dump_fh(trans, NULL); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 	local_bh_disable(); | 
					
						
							| 
									
										
										
										
											2013-12-01 13:50:40 +02:00
										 |  |  | 	/* The STATUS_FW_ERROR bit is set in this function. This must happen
 | 
					
						
							|  |  |  | 	 * before we wake up the command caller, to ensure a proper cleanup. */ | 
					
						
							|  |  |  | 	iwl_trans_fw_error(trans); | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 	local_bh_enable(); | 
					
						
							| 
									
										
										
										
											2013-12-01 13:50:40 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); | 
					
						
							|  |  |  | 	wake_up(&trans_pcie->wait_command_queue); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:54 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 inta; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-01-14 10:33:54 +02:00
										 |  |  | 	lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock); | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	trace_iwlwifi_dev_irq(trans->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Discover which interrupts are active/pending */ | 
					
						
							|  |  |  | 	inta = iwl_read32(trans, CSR_INT); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* the thread will service interrupts and re-enable them */ | 
					
						
							| 
									
										
										
										
											2013-12-11 09:24:39 +02:00
										 |  |  | 	return inta; | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* a device (PCI-E) page is 4096 bytes long */ | 
					
						
							|  |  |  | #define ICT_SHIFT	12
 | 
					
						
							|  |  |  | #define ICT_SIZE	(1 << ICT_SHIFT)
 | 
					
						
							|  |  |  | #define ICT_COUNT	(ICT_SIZE / sizeof(u32))
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* interrupt handler using ict table, with this interrupt driver will
 | 
					
						
							|  |  |  |  * stop using INTA register to get device's interrupt, reading this register | 
					
						
							|  |  |  |  * is expensive, device will write interrupts in ICT dram table, increment | 
					
						
							|  |  |  |  * index then will fire interrupt to driver, driver will OR all ICT table | 
					
						
							|  |  |  |  * entries from current index up to table entry with 0 value. the result is | 
					
						
							|  |  |  |  * the interrupt we need to service, driver will set the entries back to 0 and | 
					
						
							|  |  |  |  * set index. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	u32 inta; | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 	u32 read; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	trace_iwlwifi_dev_irq(trans->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Ignore interrupt if there's nothing in NIC to service.
 | 
					
						
							|  |  |  | 	 * This may be due to IRQ shared with another device, | 
					
						
							|  |  |  | 	 * or due to sporadic interrupts thrown from our NIC. */ | 
					
						
							|  |  |  | 	read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]); | 
					
						
							|  |  |  | 	trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:39:30 +02:00
										 |  |  | 	if (!read) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Collect all entries up to the first 0, starting from ict_index; | 
					
						
							|  |  |  | 	 * note we already read at ict_index. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	do { | 
					
						
							|  |  |  | 		val |= read; | 
					
						
							|  |  |  | 		IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n", | 
					
						
							|  |  |  | 				trans_pcie->ict_index, read); | 
					
						
							|  |  |  | 		trans_pcie->ict_tbl[trans_pcie->ict_index] = 0; | 
					
						
							|  |  |  | 		trans_pcie->ict_index = | 
					
						
							| 
									
										
										
										
											2014-04-24 09:57:40 +02:00
										 |  |  | 			((trans_pcie->ict_index + 1) & (ICT_COUNT - 1)); | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]); | 
					
						
							|  |  |  | 		trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, | 
					
						
							|  |  |  | 					   read); | 
					
						
							|  |  |  | 	} while (read); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* We should not get this value, just ignore it. */ | 
					
						
							|  |  |  | 	if (val == 0xffffffff) | 
					
						
							|  |  |  | 		val = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit | 
					
						
							|  |  |  | 	 * (bit 15 before shifting it to 31) to clear when using interrupt | 
					
						
							|  |  |  | 	 * coalescing. fortunately, bits 18 and 19 stay set when this happens | 
					
						
							|  |  |  | 	 * so we use them to decide on the real state of the Rx bit. | 
					
						
							|  |  |  | 	 * In order words, bit 15 is set if bit 18 or bit 19 are set. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (val & 0xC0000) | 
					
						
							|  |  |  | 		val |= 0x8000; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	inta = (0xff & val) | ((0xff00 & val) << 16); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:24:39 +02:00
										 |  |  | 	return inta; | 
					
						
							| 
									
										
										
										
											2013-12-09 14:27:44 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 	struct iwl_trans *trans = dev_id; | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							|  |  |  | 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	u32 inta = 0; | 
					
						
							|  |  |  | 	u32 handled = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 	lock_map_acquire(&trans->sync_cmd_lockdep_map); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 09:02:25 +02:00
										 |  |  | 	/* dram interrupt table not set yet,
 | 
					
						
							|  |  |  | 	 * use legacy interrupt. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (likely(trans_pcie->use_ict)) | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 		inta = iwl_pcie_int_cause_ict(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:02:25 +02:00
										 |  |  | 	else | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 		inta = iwl_pcie_int_cause_non_ict(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:02:25 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 09:39:30 +02:00
										 |  |  | 	if (iwl_have_debug_level(IWL_DL_ISR)) { | 
					
						
							|  |  |  | 		IWL_DEBUG_ISR(trans, | 
					
						
							|  |  |  | 			      "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n", | 
					
						
							|  |  |  | 			      inta, trans_pcie->inta_mask, | 
					
						
							|  |  |  | 			      iwl_read32(trans, CSR_INT_MASK), | 
					
						
							|  |  |  | 			      iwl_read32(trans, CSR_FH_INT_STATUS)); | 
					
						
							|  |  |  | 		if (inta & (~trans_pcie->inta_mask)) | 
					
						
							|  |  |  | 			IWL_DEBUG_ISR(trans, | 
					
						
							|  |  |  | 				      "We got a masked interrupt (0x%08x)\n", | 
					
						
							|  |  |  | 				      inta & (~trans_pcie->inta_mask)); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	inta &= trans_pcie->inta_mask; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Ignore interrupt if there's nothing in NIC to service. | 
					
						
							|  |  |  | 	 * This may be due to IRQ shared with another device, | 
					
						
							|  |  |  | 	 * or due to sporadic interrupts thrown from our NIC. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 	if (unlikely(!inta)) { | 
					
						
							| 
									
										
										
										
											2013-12-11 09:39:30 +02:00
										 |  |  | 		IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n"); | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Re-enable interrupts here since we don't | 
					
						
							|  |  |  | 		 * have anything to service | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (test_bit(STATUS_INT_ENABLED, &trans->status)) | 
					
						
							|  |  |  | 			iwl_enable_interrupts(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 		lock_map_release(&trans->sync_cmd_lockdep_map); | 
					
						
							|  |  |  | 		return IRQ_NONE; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 09:39:30 +02:00
										 |  |  | 	if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Hardware disappeared. It might have | 
					
						
							|  |  |  | 		 * already raised an interrupt. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 		spin_unlock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 		goto out; | 
					
						
							| 
									
										
										
										
											2013-12-11 09:00:03 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* Ack/clear/reset pending uCode interrupts.
 | 
					
						
							|  |  |  | 	 * Note:  Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS, | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	/* There is a hardware bug in the interrupt mask function that some
 | 
					
						
							|  |  |  | 	 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if | 
					
						
							|  |  |  | 	 * they are disabled in the CSR_INT_MASK register. Furthermore the | 
					
						
							|  |  |  | 	 * ICT interrupt handling mechanism has another bug that might cause | 
					
						
							|  |  |  | 	 * these unmasked interrupts fail to be detected. We workaround the | 
					
						
							|  |  |  | 	 * hardware bugs here by ACKing all the possible interrupts so that | 
					
						
							|  |  |  | 	 * interrupt coalescing can still be achieved. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-12-11 09:20:34 +02:00
										 |  |  | 	iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-12 09:56:51 +02:00
										 |  |  | 	if (iwl_have_debug_level(IWL_DL_ISR)) | 
					
						
							| 
									
										
										
										
											2012-03-15 13:26:46 -07:00
										 |  |  | 		IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n", | 
					
						
							| 
									
										
										
										
											2013-06-12 09:56:51 +02:00
										 |  |  | 			      inta, iwl_read32(trans, CSR_INT_MASK)); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2012-01-19 08:20:57 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* Now service all interrupt bits discovered above. */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_HW_ERR) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_ERR(trans, "Hardware error detected.  Restarting.\n"); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* Tell the device to stop sending interrupts */ | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		iwl_disable_interrupts(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->hw++; | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 		iwl_pcie_irq_handle_error(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		handled |= CSR_INT_BIT_HW_ERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 		goto out; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-05 11:24:30 -08:00
										 |  |  | 	if (iwl_have_debug_level(IWL_DL_ISR)) { | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		/* NIC fires this, but we don't use it, redundant with WAKEUP */ | 
					
						
							|  |  |  | 		if (inta & CSR_INT_BIT_SCD) { | 
					
						
							| 
									
										
										
										
											2013-06-12 09:56:51 +02:00
										 |  |  | 			IWL_DEBUG_ISR(trans, | 
					
						
							|  |  |  | 				      "Scheduler finished to transmit the frame/frames.\n"); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 			isr_stats->sch++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Alive notification via Rx interrupt will do the real work */ | 
					
						
							|  |  |  | 		if (inta & CSR_INT_BIT_ALIVE) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 			IWL_DEBUG_ISR(trans, "Alive interrupt\n"); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 			isr_stats->alive++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-06-12 09:56:51 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* Safely ignore these bits for debug checks below */ | 
					
						
							|  |  |  | 	inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* HW RF KILL switch toggled */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_RF_KILL) { | 
					
						
							| 
									
										
										
										
											2012-03-06 13:30:43 -08:00
										 |  |  | 		bool hw_rfkill; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-28 11:00:58 +02:00
										 |  |  | 		hw_rfkill = iwl_is_rfkill_set(trans); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_WARN(trans, "RF_KILL bit toggled to %s.\n", | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 			 hw_rfkill ? "disable radio" : "enable radio"); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->rfkill++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-25 20:50:53 +01:00
										 |  |  | 		iwl_trans_pcie_rf_kill(trans, hw_rfkill); | 
					
						
							| 
									
										
										
										
											2012-10-25 17:25:52 +02:00
										 |  |  | 		if (hw_rfkill) { | 
					
						
							| 
									
										
										
										
											2013-12-01 12:30:38 +02:00
										 |  |  | 			set_bit(STATUS_RFKILL, &trans->status); | 
					
						
							|  |  |  | 			if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE, | 
					
						
							|  |  |  | 					       &trans->status)) | 
					
						
							| 
									
										
										
										
											2012-10-25 17:25:52 +02:00
										 |  |  | 				IWL_DEBUG_RF_KILL(trans, | 
					
						
							|  |  |  | 						  "Rfkill while SYNC HCMD in flight\n"); | 
					
						
							|  |  |  | 			wake_up(&trans_pcie->wait_command_queue); | 
					
						
							|  |  |  | 		} else { | 
					
						
							| 
									
										
										
										
											2013-12-01 12:30:38 +02:00
										 |  |  | 			clear_bit(STATUS_RFKILL, &trans->status); | 
					
						
							| 
									
										
										
										
											2012-10-25 17:25:52 +02:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		handled |= CSR_INT_BIT_RF_KILL; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Chip got too hot and stopped itself */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_CT_KILL) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_ERR(trans, "Microcode CT kill error detected.\n"); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->ctkill++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		handled |= CSR_INT_BIT_CT_KILL; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Error detected by uCode */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_SW_ERR) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_ERR(trans, "Microcode SW error detected. " | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			" Restarting 0x%X.\n", inta); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->sw++; | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 		iwl_pcie_irq_handle_error(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		handled |= CSR_INT_BIT_SW_ERR; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* uCode wakes up after power-down sleep */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_WAKEUP) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_DEBUG_ISR(trans, "Wakeup interrupt\n"); | 
					
						
							| 
									
										
										
										
											2014-02-27 11:20:07 +01:00
										 |  |  | 		iwl_pcie_rxq_check_wrptr(trans); | 
					
						
							| 
									
										
										
										
											2014-02-27 14:36:55 +01:00
										 |  |  | 		iwl_pcie_txq_check_wrptrs(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->wakeup++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		handled |= CSR_INT_BIT_WAKEUP; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* All uCode command responses, including Tx command responses,
 | 
					
						
							|  |  |  | 	 * Rx "responses" (frame-received notification), and other | 
					
						
							|  |  |  | 	 * notifications from uCode come through here*/ | 
					
						
							|  |  |  | 	if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX | | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 		    CSR_INT_BIT_RX_PERIODIC)) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_DEBUG_ISR(trans, "Rx interrupt\n"); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) { | 
					
						
							|  |  |  | 			handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX); | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 			iwl_write32(trans, CSR_FH_INT_STATUS, | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 					CSR_FH_INT_RX_MASK); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		if (inta & CSR_INT_BIT_RX_PERIODIC) { | 
					
						
							|  |  |  | 			handled |= CSR_INT_BIT_RX_PERIODIC; | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 			iwl_write32(trans, | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 				CSR_INT, CSR_INT_BIT_RX_PERIODIC); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 		/* Sending RX interrupt require many steps to be done in the
 | 
					
						
							|  |  |  | 		 * the device: | 
					
						
							|  |  |  | 		 * 1- write interrupt to current index in ICT table. | 
					
						
							|  |  |  | 		 * 2- dma RX frame. | 
					
						
							|  |  |  | 		 * 3- update RX shared data to indicate last write index. | 
					
						
							|  |  |  | 		 * 4- send interrupt. | 
					
						
							|  |  |  | 		 * This could lead to RX race, driver could receive RX interrupt | 
					
						
							|  |  |  | 		 * but the shared data changes does not reflect this; | 
					
						
							|  |  |  | 		 * periodic interrupt will detect any dangling Rx activity. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Disable periodic interrupt; we use it as just a one-shot. */ | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 		iwl_write8(trans, CSR_INT_PERIODIC_REG, | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 			    CSR_INT_PERIODIC_DIS); | 
					
						
							| 
									
										
										
										
											2012-09-06 15:33:42 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Enable periodic interrupt in 8 msec only if we received | 
					
						
							|  |  |  | 		 * real RX interrupt (instead of just periodic int), to catch | 
					
						
							|  |  |  | 		 * any dangling Rx interrupt.  If it was just the periodic | 
					
						
							|  |  |  | 		 * interrupt, there was no dangling Rx activity, and no need | 
					
						
							|  |  |  | 		 * to extend the periodic interrupt; one-shot is enough. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 			iwl_write8(trans, CSR_INT_PERIODIC_REG, | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 				   CSR_INT_PERIODIC_ENA); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->rx++; | 
					
						
							| 
									
										
										
										
											2014-03-21 13:30:03 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		local_bh_disable(); | 
					
						
							|  |  |  | 		iwl_pcie_rx_handle(trans); | 
					
						
							|  |  |  | 		local_bh_enable(); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* This "Tx" DMA channel is used only for loading uCode */ | 
					
						
							|  |  |  | 	if (inta & CSR_INT_BIT_FH_TX) { | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 		iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_DEBUG_ISR(trans, "uCode load interrupt\n"); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->tx++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 		handled |= CSR_INT_BIT_FH_TX; | 
					
						
							|  |  |  | 		/* Wake up uCode load routine, now that load is complete */ | 
					
						
							| 
									
										
										
										
											2012-03-06 13:31:00 -08:00
										 |  |  | 		trans_pcie->ucode_write_complete = true; | 
					
						
							|  |  |  | 		wake_up(&trans_pcie->ucode_write_waitq); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (inta & ~handled) { | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:59 -07:00
										 |  |  | 		isr_stats->unhandled++; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 	if (inta & ~(trans_pcie->inta_mask)) { | 
					
						
							|  |  |  | 		IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n", | 
					
						
							|  |  |  | 			 inta & ~trans_pcie->inta_mask); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Re-enable all interrupts */ | 
					
						
							|  |  |  | 	/* only Re-enable if disabled by irq */ | 
					
						
							| 
									
										
										
										
											2013-12-01 12:30:38 +02:00
										 |  |  | 	if (test_bit(STATUS_INT_ENABLED, &trans->status)) | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 		iwl_enable_interrupts(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | 	/* Re-enable RF_KILL if it occurred */ | 
					
						
							| 
									
										
										
										
											2012-03-07 09:52:28 -08:00
										 |  |  | 	else if (handled & CSR_INT_BIT_RF_KILL) | 
					
						
							|  |  |  | 		iwl_enable_rfkill_int(trans); | 
					
						
							| 
									
										
										
										
											2012-12-27 21:43:48 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	lock_map_release(&trans->sync_cmd_lockdep_map); | 
					
						
							|  |  |  | 	return IRQ_HANDLED; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:35:34 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | /******************************************************************************
 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * ICT functions | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  ******************************************************************************/ | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | /* Free dram table */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | void iwl_pcie_free_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	if (trans_pcie->ict_tbl) { | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 		dma_free_coherent(trans->dev, ICT_SIZE, | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 				  trans_pcie->ict_tbl, | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 				  trans_pcie->ict_tbl_dma); | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 		trans_pcie->ict_tbl = NULL; | 
					
						
							|  |  |  | 		trans_pcie->ict_tbl_dma = 0; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * allocate dram shared table, it is an aligned memory | 
					
						
							|  |  |  |  * block of ICT_SIZE. | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  |  * also reset all data related to ICT table interrupt. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | int iwl_pcie_alloc_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	trans_pcie->ict_tbl = | 
					
						
							| 
									
										
										
										
											2013-12-09 09:47:46 +02:00
										 |  |  | 		dma_zalloc_coherent(trans->dev, ICT_SIZE, | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 				   &trans_pcie->ict_tbl_dma, | 
					
						
							|  |  |  | 				   GFP_KERNEL); | 
					
						
							|  |  |  | 	if (!trans_pcie->ict_tbl) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	/* just an API sanity check ... it is guaranteed to be aligned */ | 
					
						
							|  |  |  | 	if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) { | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | 		iwl_pcie_free_ict(trans); | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-09 09:47:46 +02:00
										 |  |  | 	IWL_DEBUG_ISR(trans, "ict dma addr %Lx ict vir addr %p\n", | 
					
						
							|  |  |  | 		      (unsigned long long)trans_pcie->ict_tbl_dma, | 
					
						
							|  |  |  | 		      trans_pcie->ict_tbl); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Device is going up inform it about using ICT interrupt table,
 | 
					
						
							|  |  |  |  * also we need to tell the driver to start using ICT interrupt. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | void iwl_pcie_reset_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 	u32 val; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	if (!trans_pcie->ict_tbl) | 
					
						
							| 
									
										
										
										
											2012-01-02 16:10:08 +02:00
										 |  |  | 		return; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 	iwl_disable_interrupts(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	memset(trans_pcie->ict_tbl, 0, ICT_SIZE); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	val = trans_pcie->ict_tbl_dma >> ICT_SHIFT; | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	val |= CSR_DRAM_INT_TBL_ENABLE; | 
					
						
							|  |  |  | 	val |= CSR_DRAM_INIT_TBL_WRAP_CHECK; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-19 14:00:59 -08:00
										 |  |  | 	IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 	iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 	trans_pcie->use_ict = true; | 
					
						
							|  |  |  | 	trans_pcie->ict_index = 0; | 
					
						
							| 
									
										
										
										
											2012-01-03 16:56:15 +02:00
										 |  |  | 	iwl_write32(trans, CSR_INT, trans_pcie->inta_mask); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 	iwl_enable_interrupts(trans); | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Device is going down disable ict interrupt usage */ | 
					
						
							| 
									
										
										
										
											2012-11-14 12:39:52 +02:00
										 |  |  | void iwl_pcie_disable_ict(struct iwl_trans *trans) | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-05-16 22:54:29 +02:00
										 |  |  | 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_lock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2011-08-25 23:10:53 -07:00
										 |  |  | 	trans_pcie->use_ict = false; | 
					
						
							| 
									
										
										
										
											2013-12-11 10:22:28 +02:00
										 |  |  | 	spin_unlock(&trans_pcie->irq_lock); | 
					
						
							| 
									
										
										
										
											2011-07-11 07:44:57 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-09 11:48:30 +02:00
										 |  |  | irqreturn_t iwl_pcie_isr(int irq, void *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct iwl_trans *trans = data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!trans) | 
					
						
							|  |  |  | 		return IRQ_NONE; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable (but don't clear!) interrupts here to avoid
 | 
					
						
							|  |  |  | 	 * back-to-back ISRs and sporadic interrupts from our NIC. | 
					
						
							|  |  |  | 	 * If we have something to service, the tasklet will re-enable ints. | 
					
						
							|  |  |  | 	 * If we *don't* have something, we'll re-enable before leaving here. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	iwl_write32(trans, CSR_INT_MASK, 0x00000000); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-11 09:00:03 +02:00
										 |  |  | 	return IRQ_WAKE_THREAD; | 
					
						
							| 
									
										
										
										
											2013-12-09 11:48:30 +02:00
										 |  |  | } |