| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #ifndef __ASM_SH_CPU_SH4_DMA_SH7780_H
 | 
					
						
							|  |  |  | #define __ASM_SH_CPU_SH4_DMA_SH7780_H
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #include <linux/sh_intc.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #if defined(CONFIG_CPU_SUBTYPE_SH7343) || \
 | 
					
						
							|  |  |  | 	defined(CONFIG_CPU_SUBTYPE_SH7730) | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x800)
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0xb80)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0xbc0)	/* DMA Error IRQ*/
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #define SH_DMAC_BASE0	0xFE008020
 | 
					
						
							| 
									
										
										
										
											2010-02-03 14:44:12 +00:00
										 |  |  | #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x800)
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0xb80)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0xbc0)	/* DMA Error IRQ*/
 | 
					
						
							| 
									
										
										
										
											2010-02-03 14:44:12 +00:00
										 |  |  | #define SH_DMAC_BASE0	0xFE008020
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #elif defined(CONFIG_CPU_SUBTYPE_SH7763) || \
 | 
					
						
							|  |  |  | 	defined(CONFIG_CPU_SUBTYPE_SH7764) | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x640)
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0x780)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0x6c0)
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #define SH_DMAC_BASE0	0xFF608020
 | 
					
						
							| 
									
										
										
										
											2010-02-03 14:44:12 +00:00
										 |  |  | #elif defined(CONFIG_CPU_SUBTYPE_SH7723)
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x800)	/* DMAC0A*/
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0xb80)	/* DMAC0B */
 | 
					
						
							|  |  |  | #define DMTE6_IRQ	evt2irq(0x700)
 | 
					
						
							|  |  |  | #define DMTE8_IRQ	evt2irq(0x740)	/* DMAC1A */
 | 
					
						
							|  |  |  | #define DMTE9_IRQ	evt2irq(0x760)
 | 
					
						
							|  |  |  | #define DMTE10_IRQ	evt2irq(0xb00)	/* DMAC1B */
 | 
					
						
							|  |  |  | #define DMTE11_IRQ	evt2irq(0xb20)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0xbc0)	/* DMA Error IRQ*/
 | 
					
						
							|  |  |  | #define DMAE1_IRQ	evt2irq(0xb40)	/* DMA Error IRQ*/
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #define SH_DMAC_BASE0	0xFE008020
 | 
					
						
							|  |  |  | #define SH_DMAC_BASE1	0xFDC08020
 | 
					
						
							| 
									
										
										
										
											2010-02-03 14:44:12 +00:00
										 |  |  | #elif defined(CONFIG_CPU_SUBTYPE_SH7724)
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x800)	/* DMAC0A*/
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0xb80)	/* DMAC0B */
 | 
					
						
							|  |  |  | #define DMTE6_IRQ	evt2irq(0x700)
 | 
					
						
							|  |  |  | #define DMTE8_IRQ	evt2irq(0x740)	/* DMAC1A */
 | 
					
						
							|  |  |  | #define DMTE9_IRQ	evt2irq(0x760)
 | 
					
						
							|  |  |  | #define DMTE10_IRQ	evt2irq(0xb00)	/* DMAC1B */
 | 
					
						
							|  |  |  | #define DMTE11_IRQ	evt2irq(0xb20)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0xbc0)	/* DMA Error IRQ*/
 | 
					
						
							|  |  |  | #define DMAE1_IRQ	evt2irq(0xb40)	/* DMA Error IRQ*/
 | 
					
						
							| 
									
										
										
										
											2010-02-03 14:44:12 +00:00
										 |  |  | #define SH_DMAC_BASE0	0xFE008020
 | 
					
						
							|  |  |  | #define SH_DMAC_BASE1	0xFDC08020
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x640)
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0x780)
 | 
					
						
							|  |  |  | #define DMTE6_IRQ	evt2irq(0x7c0)
 | 
					
						
							|  |  |  | #define DMTE8_IRQ	evt2irq(0xd80)
 | 
					
						
							|  |  |  | #define DMTE9_IRQ	evt2irq(0xda0)
 | 
					
						
							|  |  |  | #define DMTE10_IRQ	evt2irq(0xdc0)
 | 
					
						
							|  |  |  | #define DMTE11_IRQ	evt2irq(0xde0)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0x6c0)	/* DMA Error IRQ */
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #define SH_DMAC_BASE0	0xFC808020
 | 
					
						
							|  |  |  | #define SH_DMAC_BASE1	0xFC818020
 | 
					
						
							|  |  |  | #else /* SH7785 */
 | 
					
						
							| 
									
										
										
										
											2012-05-18 17:27:28 +09:00
										 |  |  | #define DMTE0_IRQ	evt2irq(0x620)
 | 
					
						
							|  |  |  | #define DMTE4_IRQ	evt2irq(0x6a0)
 | 
					
						
							|  |  |  | #define DMTE6_IRQ	evt2irq(0x880)
 | 
					
						
							|  |  |  | #define DMTE8_IRQ	evt2irq(0x8c0)
 | 
					
						
							|  |  |  | #define DMTE9_IRQ	evt2irq(0x8e0)
 | 
					
						
							|  |  |  | #define DMTE10_IRQ	evt2irq(0x900)
 | 
					
						
							|  |  |  | #define DMTE11_IRQ	evt2irq(0x920)
 | 
					
						
							|  |  |  | #define DMAE0_IRQ	evt2irq(0x6e0)	/* DMA Error IRQ0 */
 | 
					
						
							|  |  |  | #define DMAE1_IRQ	evt2irq(0x940)	/* DMA Error IRQ1 */
 | 
					
						
							| 
									
										
										
										
											2009-03-10 17:26:49 +09:00
										 |  |  | #define SH_DMAC_BASE0	0xFC808020
 | 
					
						
							|  |  |  | #define SH_DMAC_BASE1	0xFCC08020
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif /* __ASM_SH_CPU_SH4_DMA_SH7780_H */
 |