| 
									
										
										
										
											2007-03-08 21:55:49 -08:00
										 |  |  | /* pci_impl.h: Helper definitions for PCI controller support.
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2007-03-08 21:55:49 -08:00
										 |  |  |  * Copyright (C) 1999, 2007 David S. Miller (davem@davemloft.net) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifndef PCI_IMPL_H
 | 
					
						
							|  |  |  | #define PCI_IMPL_H
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/types.h>
 | 
					
						
							|  |  |  | #include <linux/spinlock.h>
 | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | #include <linux/pci.h>
 | 
					
						
							|  |  |  | #include <linux/msi.h>
 | 
					
						
							| 
									
										
										
										
											2008-09-10 00:19:28 -07:00
										 |  |  | #include <linux/of_device.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <asm/io.h>
 | 
					
						
							| 
									
										
										
										
											2006-06-22 16:18:54 -07:00
										 |  |  | #include <asm/prom.h>
 | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | #include <asm/iommu.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* The abstraction used here is that there are PCI controllers,
 | 
					
						
							|  |  |  |  * each with one (Sabre) or two (PSYCHO/SCHIZO) PCI bus modules | 
					
						
							|  |  |  |  * underneath.  Each PCI bus module uses an IOMMU (shared by both | 
					
						
							|  |  |  |  * PBMs of a controller, or per-PBM), and if a streaming buffer | 
					
						
							|  |  |  |  * is present, each PCI bus module has it's own. (ie. the IOMMU | 
					
						
							|  |  |  |  * might be shared between PBMs, the STC is never shared) | 
					
						
							|  |  |  |  * Furthermore, each PCI bus module controls it's own autonomous | 
					
						
							|  |  |  |  * PCI bus. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PCI_STC_FLUSHFLAG_INIT(STC) \
 | 
					
						
							|  |  |  | 	(*((STC)->strbuf_flushflag) = 0UL) | 
					
						
							|  |  |  | #define PCI_STC_FLUSHFLAG_SET(STC) \
 | 
					
						
							|  |  |  | 	(*((STC)->strbuf_flushflag) != 0UL) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-11 03:16:13 -07:00
										 |  |  | #ifdef CONFIG_PCI_MSI
 | 
					
						
							|  |  |  | struct pci_pbm_info; | 
					
						
							|  |  |  | struct sparc64_msiq_ops { | 
					
						
							|  |  |  | 	int (*get_head)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
					
						
							|  |  |  | 			unsigned long *head); | 
					
						
							|  |  |  | 	int (*dequeue_msi)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
					
						
							|  |  |  | 			   unsigned long *head, unsigned long *msi); | 
					
						
							|  |  |  | 	int (*set_head)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
					
						
							|  |  |  | 			unsigned long head); | 
					
						
							|  |  |  | 	int (*msi_setup)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
					
						
							|  |  |  | 			 unsigned long msi, int is_msi64); | 
					
						
							|  |  |  | 	int (*msi_teardown)(struct pci_pbm_info *pbm, unsigned long msi); | 
					
						
							|  |  |  | 	int (*msiq_alloc)(struct pci_pbm_info *pbm); | 
					
						
							|  |  |  | 	void (*msiq_free)(struct pci_pbm_info *pbm); | 
					
						
							|  |  |  | 	int (*msiq_build_irq)(struct pci_pbm_info *pbm, unsigned long msiqid, | 
					
						
							|  |  |  | 			      unsigned long devino); | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | extern void sparc64_pbm_msi_init(struct pci_pbm_info *pbm, | 
					
						
							|  |  |  | 				 const struct sparc64_msiq_ops *ops); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct sparc64_msiq_cookie { | 
					
						
							|  |  |  | 	struct pci_pbm_info *pbm; | 
					
						
							|  |  |  | 	unsigned long msiqid; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | struct pci_pbm_info { | 
					
						
							|  |  |  | 	struct pci_pbm_info		*next; | 
					
						
							| 
									
										
										
										
											2008-09-09 23:54:02 -07:00
										 |  |  | 	struct pci_pbm_info		*sibling; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 	int				index; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Physical address base of controller registers. */ | 
					
						
							|  |  |  | 	unsigned long			controller_regs; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Physical address base of PBM registers. */ | 
					
						
							|  |  |  | 	unsigned long			pbm_regs; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Physical address of DMA sync register, if any.  */ | 
					
						
							|  |  |  | 	unsigned long			sync_reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Opaque 32-bit system bus Port ID. */ | 
					
						
							|  |  |  | 	u32				portid; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Opaque 32-bit handle used for hypervisor calls.  */ | 
					
						
							|  |  |  | 	u32				devhandle; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Chipset version information. */ | 
					
						
							|  |  |  | 	int				chip_type; | 
					
						
							|  |  |  | #define PBM_CHIP_TYPE_SABRE		1
 | 
					
						
							|  |  |  | #define PBM_CHIP_TYPE_PSYCHO		2
 | 
					
						
							|  |  |  | #define PBM_CHIP_TYPE_SCHIZO		3
 | 
					
						
							|  |  |  | #define PBM_CHIP_TYPE_SCHIZO_PLUS	4
 | 
					
						
							|  |  |  | #define PBM_CHIP_TYPE_TOMATILLO		5
 | 
					
						
							|  |  |  | 	int				chip_version; | 
					
						
							|  |  |  | 	int				chip_revision; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Name used for top-level resources. */ | 
					
						
							| 
									
										
										
										
											2012-11-14 22:37:12 +00:00
										 |  |  | 	const char			*name; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* OBP specific information. */ | 
					
						
							| 
									
										
										
										
											2010-07-22 16:04:30 -06:00
										 |  |  | 	struct platform_device		*op; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 	u64				ino_bitmap; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* PBM I/O and Memory space resources. */ | 
					
						
							|  |  |  | 	struct resource			io_space; | 
					
						
							|  |  |  | 	struct resource			mem_space; | 
					
						
							| 
									
										
										
										
											2012-05-17 18:51:12 -07:00
										 |  |  | 	struct resource			busn; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Base of PCI Config space, can be per-PBM or shared. */ | 
					
						
							|  |  |  | 	unsigned long			config_space; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-09 02:35:27 -07:00
										 |  |  | 	/* This will be 12 on PCI-E controllers, 8 elsewhere.  */ | 
					
						
							|  |  |  | 	unsigned long			config_space_reg_bits; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-09 23:54:02 -07:00
										 |  |  | 	unsigned long			pci_afsr; | 
					
						
							|  |  |  | 	unsigned long			pci_afar; | 
					
						
							|  |  |  | 	unsigned long			pci_csr; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 	/* State of 66MHz capabilities on this PBM. */ | 
					
						
							|  |  |  | 	int				is_66mhz_capable; | 
					
						
							|  |  |  | 	int				all_devs_66mhz; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_PCI_MSI
 | 
					
						
							|  |  |  | 	/* MSI info.  */ | 
					
						
							|  |  |  | 	u32				msiq_num; | 
					
						
							|  |  |  | 	u32				msiq_ent_count; | 
					
						
							|  |  |  | 	u32				msiq_first; | 
					
						
							|  |  |  | 	u32				msiq_first_devino; | 
					
						
							| 
									
										
										
										
											2007-10-11 03:16:13 -07:00
										 |  |  | 	u32				msiq_rotor; | 
					
						
							|  |  |  | 	struct sparc64_msiq_cookie	*msiq_irq_cookies; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 	u32				msi_num; | 
					
						
							|  |  |  | 	u32				msi_first; | 
					
						
							|  |  |  | 	u32				msi_data_mask; | 
					
						
							|  |  |  | 	u32				msix_data_width; | 
					
						
							|  |  |  | 	u64				msi32_start; | 
					
						
							|  |  |  | 	u64				msi64_start; | 
					
						
							|  |  |  | 	u32				msi32_len; | 
					
						
							|  |  |  | 	u32				msi64_len; | 
					
						
							|  |  |  | 	void				*msi_queues; | 
					
						
							|  |  |  | 	unsigned long			*msi_bitmap; | 
					
						
							| 
									
										
										
										
											2007-10-11 03:16:13 -07:00
										 |  |  | 	unsigned int			*msi_irq_table; | 
					
						
							| 
									
										
										
										
											2011-01-22 11:32:20 +00:00
										 |  |  | 	int (*setup_msi_irq)(unsigned int *irq_p, struct pci_dev *pdev, | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | 			     struct msi_desc *entry); | 
					
						
							| 
									
										
										
										
											2011-01-22 11:32:20 +00:00
										 |  |  | 	void (*teardown_msi_irq)(unsigned int irq, struct pci_dev *pdev); | 
					
						
							| 
									
										
										
										
											2007-10-11 03:16:13 -07:00
										 |  |  | 	const struct sparc64_msiq_ops	*msi_ops; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | #endif /* !(CONFIG_PCI_MSI) */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* This PBM's streaming buffer. */ | 
					
						
							|  |  |  | 	struct strbuf			stc; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* IOMMU state, potentially shared by both PBM segments. */ | 
					
						
							|  |  |  | 	struct iommu			*iommu; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Now things for the actual PCI bus probes. */ | 
					
						
							|  |  |  | 	unsigned int			pci_first_busno; | 
					
						
							|  |  |  | 	unsigned int			pci_last_busno; | 
					
						
							|  |  |  | 	struct pci_bus			*pci_bus; | 
					
						
							|  |  |  | 	struct pci_ops			*pci_ops; | 
					
						
							| 
									
										
										
										
											2008-03-19 04:52:48 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	int				numa_node; | 
					
						
							| 
									
										
										
										
											2007-05-08 00:43:56 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-07 23:06:27 -07:00
										 |  |  | extern struct pci_pbm_info *pci_pbm_root; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-07 23:49:01 -07:00
										 |  |  | extern int pci_num_pbms; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* PCI bus scanning and fixup support. */ | 
					
						
							| 
									
										
										
										
											2007-05-07 21:51:41 -07:00
										 |  |  | extern void pci_get_pbm_props(struct pci_pbm_info *pbm); | 
					
						
							| 
									
										
										
										
											2008-09-01 18:32:13 -07:00
										 |  |  | extern struct pci_bus *pci_scan_one_pbm(struct pci_pbm_info *pbm, | 
					
						
							|  |  |  | 					struct device *parent); | 
					
						
							| 
									
										
										
										
											2007-03-08 21:55:49 -08:00
										 |  |  | extern void pci_determine_mem_io_space(struct pci_pbm_info *pbm); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* Error reporting support. */ | 
					
						
							| 
									
										
										
										
											2007-05-07 23:49:01 -07:00
										 |  |  | extern void pci_scan_for_target_abort(struct pci_pbm_info *, struct pci_bus *); | 
					
						
							|  |  |  | extern void pci_scan_for_master_abort(struct pci_pbm_info *, struct pci_bus *); | 
					
						
							|  |  |  | extern void pci_scan_for_parity_error(struct pci_pbm_info *, struct pci_bus *); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* Configuration space access. */ | 
					
						
							|  |  |  | extern void pci_config_read8(u8 *addr, u8 *ret); | 
					
						
							|  |  |  | extern void pci_config_read16(u16 *addr, u16 *ret); | 
					
						
							|  |  |  | extern void pci_config_read32(u32 *addr, u32 *ret); | 
					
						
							|  |  |  | extern void pci_config_write8(u8 *addr, u8 val); | 
					
						
							|  |  |  | extern void pci_config_write16(u16 *addr, u16 val); | 
					
						
							|  |  |  | extern void pci_config_write32(u32 *addr, u32 val); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-09 02:35:27 -07:00
										 |  |  | extern struct pci_ops sun4u_pci_ops; | 
					
						
							|  |  |  | extern struct pci_ops sun4v_pci_ops; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 23:57:40 -07:00
										 |  |  | extern volatile int pci_poke_in_progress; | 
					
						
							|  |  |  | extern volatile int pci_poke_cpu; | 
					
						
							|  |  |  | extern volatile int pci_poke_faulted; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #endif /* !(PCI_IMPL_H) */
 |