| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* | 
					
						
							|  |  |  |  *  linux/arch/arm/mm/proc-sa1100.S | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 1997-2002 Russell King | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  |  *  hacked for non-paged-MM by Hyok S. Choi, 2003. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify
 | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  MMU functions for SA110 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  These are the low level assembler for performing cache and TLB | 
					
						
							|  |  |  |  *  functions on the StrongARM-1100 and StrongARM-1110. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Note that SA1100 and SA1110 share everything but their name and CPU ID. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  12-jun-2000, Erik Mouw (J.A.K.Mouw@its.tudelft.nl):
 | 
					
						
							|  |  |  |  *    Flush the read buffer at context switches | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #include <linux/linkage.h> | 
					
						
							|  |  |  | #include <linux/init.h> | 
					
						
							|  |  |  | #include <asm/assembler.h> | 
					
						
							| 
									
										
										
										
											2005-09-09 21:08:59 +02:00
										 |  |  | #include <asm/asm-offsets.h> | 
					
						
							| 
									
										
										
										
											2008-09-07 19:15:31 +01:00
										 |  |  | #include <asm/hwcap.h> | 
					
						
							| 
									
										
										
										
											2008-08-05 16:14:15 +01:00
										 |  |  | #include <mach/hardware.h> | 
					
						
							| 
									
										
										
										
											2006-03-16 14:44:36 +00:00
										 |  |  | #include <asm/pgtable-hwdef.h> | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <asm/pgtable.h> | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-03 02:21:18 +02:00
										 |  |  | #include "proc-macros.S" | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* | 
					
						
							|  |  |  |  * the cache line size of the I and D cache | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define DCACHELINESIZE	32 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-21 18:57:31 +01:00
										 |  |  | 	.section .text | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_proc_init() | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_proc_init) | 
					
						
							|  |  |  | 	mov	r0, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c15, c1, 2		@ Enable clock switching
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c9, c0, 5		@ Allow read-buffer operations from userland
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_proc_fin() | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Prepare the CPU for reset: | 
					
						
							|  |  |  |  *  - Disable interrupts | 
					
						
							|  |  |  |  *  - Clean and turn off caches. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_proc_fin) | 
					
						
							| 
									
										
										
										
											2006-04-07 13:17:15 +01:00
										 |  |  | 	mcr	p15, 0, ip, c15, c2, 2		@ Disable clock switching
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
 | 
					
						
							|  |  |  | 	bic	r0, r0, #0x1000			@ ...i............
 | 
					
						
							|  |  |  | 	bic	r0, r0, #0x000e			@ ............wca.
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_reset(loc) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Perform a soft reset of the system.  Put the CPU into the | 
					
						
							|  |  |  |  * same state as it would be if it had been reset, and branch | 
					
						
							|  |  |  |  * to what would be the reset vector. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * loc: location to jump to for soft reset | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							| 
									
										
										
										
											2011-11-15 13:25:04 +00:00
										 |  |  | 	.pushsection	.idmap.text, "ax" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | ENTRY(cpu_sa1100_reset) | 
					
						
							|  |  |  | 	mov	ip, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
 | 
					
						
							|  |  |  | 	bic	ip, ip, #0x000f			@ ............wcam
 | 
					
						
							|  |  |  | 	bic	ip, ip, #0x1100			@ ...i...s........
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	r0 | 
					
						
							| 
									
										
										
										
											2011-11-15 13:25:04 +00:00
										 |  |  | ENDPROC(cpu_sa1100_reset) | 
					
						
							|  |  |  | 	.popsection | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_do_idle(type) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Cause the processor to idle | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * type: call type: | 
					
						
							|  |  |  |  *   0 = slow idle | 
					
						
							|  |  |  |  *   1 = fast idle | 
					
						
							|  |  |  |  *   2 = switch to slow processor clock | 
					
						
							|  |  |  |  *   3 = switch to fast processor clock | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_do_idle) | 
					
						
							|  |  |  | 	mov	r0, r0				@ 4 nop padding
 | 
					
						
							|  |  |  | 	mov	r0, r0 | 
					
						
							|  |  |  | 	mov	r0, r0 | 
					
						
							|  |  |  | 	mov	r0, r0				@ 4 nop padding
 | 
					
						
							|  |  |  | 	mov	r0, r0 | 
					
						
							|  |  |  | 	mov	r0, r0 | 
					
						
							|  |  |  | 	mov	r0, #0 | 
					
						
							|  |  |  | 	ldr	r1, =UNCACHEABLE_ADDR		@ ptr to uncacheable address
 | 
					
						
							|  |  |  | 	@ --- aligned to a cache line
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c15, c2, 2		@ disable clock switching
 | 
					
						
							|  |  |  | 	ldr	r1, [r1, #0]			@ force switch to MCLK
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c15, c8, 2		@ wait for interrupt
 | 
					
						
							|  |  |  | 	mov	r0, r0				@ safety
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c15, c1, 2		@ enable clock switching
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ================================= CACHE ================================ */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_dcache_clean_area(addr,sz) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Clean the specified entry of any caches such that the MMU | 
					
						
							|  |  |  |  * translation fetches will obtain correct data. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * addr: cache-unaligned virtual address | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_dcache_clean_area) | 
					
						
							|  |  |  | 1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
 | 
					
						
							|  |  |  | 	add	r0, r0, #DCACHELINESIZE | 
					
						
							|  |  |  | 	subs	r1, r1, #DCACHELINESIZE | 
					
						
							|  |  |  | 	bhi	1b | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* =============================== PageTable ============================== */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * cpu_sa1100_switch_mm(pgd) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Set the translation base pointer to be as described by pgd. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * pgd: new page tables | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_switch_mm) | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2006-04-07 13:17:15 +01:00
										 |  |  | 	str	lr, [sp, #-4]! | 
					
						
							|  |  |  | 	bl	v4wb_flush_kern_cache_all	@ clears IP
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, ip, c9, c0, 0		@ invalidate RB
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
 | 
					
						
							| 
									
										
										
										
											2006-04-07 13:17:15 +01:00
										 |  |  | 	ldr	pc, [sp], #4 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #else | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							| 
									
										
										
										
											2006-12-13 14:34:43 +00:00
										 |  |  |  * cpu_sa1100_set_pte_ext(ptep, pte, ext) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Set a PTE and flush it out | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							| 
									
										
										
										
											2006-12-13 14:34:43 +00:00
										 |  |  | ENTRY(cpu_sa1100_set_pte_ext) | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2008-09-06 17:19:08 +01:00
										 |  |  | 	armv3_set_pte_ext wc_disable=0 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mov	r0, r0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | .globl	cpu_sa1100_suspend_size
 | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | .equ	cpu_sa1100_suspend_size, 4 * 3 | 
					
						
							| 
									
										
										
										
											2013-04-08 11:44:57 +01:00
										 |  |  | #ifdef CONFIG_ARM_CPU_SUSPEND | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | ENTRY(cpu_sa1100_do_suspend) | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | 	stmfd	sp!, {r4 - r6, lr} | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	mrc	p15, 0, r4, c3, c0, 0		@ domain ID
 | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | 	mrc	p15, 0, r5, c13, c0, 0		@ PID
 | 
					
						
							|  |  |  | 	mrc	p15, 0, r6, c1, c0, 0		@ control reg
 | 
					
						
							|  |  |  | 	stmia	r0, {r4 - r6}			@ store cp regs
 | 
					
						
							|  |  |  | 	ldmfd	sp!, {r4 - r6, pc} | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | ENDPROC(cpu_sa1100_do_suspend) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | ENTRY(cpu_sa1100_do_resume) | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | 	ldmia	r0, {r4 - r6}			@ load cp regs
 | 
					
						
							| 
									
										
										
										
											2011-08-27 11:37:58 +01:00
										 |  |  | 	mov	ip, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c8, c7, 0		@ flush I+D TLBs
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c7, 0		@ flush I&D cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c9, c0, 0		@ invalidate RB
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c9, c0, 5		@ allow user space to use RB
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r4, c3, c0, 0		@ domain ID
 | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | 	mcr	p15, 0, r1, c2, c0, 0		@ translation table base addr
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r5, c13, c0, 0		@ PID
 | 
					
						
							|  |  |  | 	mov	r0, r6				@ control register
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	b	cpu_resume_mmu | 
					
						
							|  |  |  | ENDPROC(cpu_sa1100_do_resume) | 
					
						
							|  |  |  | #endif | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.type	__sa1100_setup, #function | 
					
						
							|  |  |  | __sa1100_setup: | 
					
						
							|  |  |  | 	mov	r0, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	adr	r5, sa1100_crval | 
					
						
							|  |  |  | 	ldmia	r5, {r5, r6} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mrc	p15, 0, r0, c1, c0		@ get control register v4
 | 
					
						
							|  |  |  | 	bic	r0, r0, r5 | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	orr	r0, r0, r6 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.size	__sa1100_setup, . - __sa1100_setup | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* | 
					
						
							|  |  |  | 	 *  R | 
					
						
							|  |  |  | 	 * .RVI ZFRS BLDP WCAM | 
					
						
							|  |  |  | 	 * ..11 0001 ..11 1101
 | 
					
						
							|  |  |  | 	 *  | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	.type	sa1100_crval, #object | 
					
						
							|  |  |  | sa1100_crval: | 
					
						
							|  |  |  | 	crval	clear=0x00003f3f, mmuset=0x0000313d, ucset=0x00001130 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	__INITDATA | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * SA1100 and SA1110 share the same function calls | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
 | 
					
						
							|  |  |  | 	define_processor_functions sa1100, dabort=v4_early_abort, pabort=legacy_pabort, suspend=1 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	.section ".rodata" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	string	cpu_arch_name, "armv4" | 
					
						
							|  |  |  | 	string	cpu_elf_name, "v4" | 
					
						
							|  |  |  | 	string	cpu_sa1100_name, "StrongARM-1100" | 
					
						
							|  |  |  | 	string	cpu_sa1110_name, "StrongARM-1110" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	.align | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-18 07:29:32 +01:00
										 |  |  | 	.section ".proc.info.init", #alloc | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | .macro sa1100_proc_info name:req, cpu_val:req, cpu_mask:req, cpu_name:req | 
					
						
							|  |  |  | 	.type	__\name\()_proc_info,#object | 
					
						
							|  |  |  | __\name\()_proc_info: | 
					
						
							|  |  |  | 	.long	\cpu_val | 
					
						
							|  |  |  | 	.long	\cpu_mask | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.long   PMD_TYPE_SECT | \ | 
					
						
							|  |  |  | 		PMD_SECT_BUFFERABLE | \ | 
					
						
							|  |  |  | 		PMD_SECT_CACHEABLE | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_WRITE | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_READ | 
					
						
							| 
									
										
										
										
											2006-06-29 18:24:21 +01:00
										 |  |  | 	.long   PMD_TYPE_SECT | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_WRITE | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_READ | 
					
						
							| 
									
										
										
										
											2015-03-18 07:29:32 +01:00
										 |  |  | 	initfn	__sa1100_setup, __\name\()_proc_info | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.long	cpu_arch_name
 | 
					
						
							|  |  |  | 	.long	cpu_elf_name
 | 
					
						
							|  |  |  | 	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	.long	\cpu_name | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.long	sa1100_processor_functions
 | 
					
						
							|  |  |  | 	.long	v4wb_tlb_fns
 | 
					
						
							|  |  |  | 	.long	v4_mc_user_fns
 | 
					
						
							|  |  |  | 	.long	v4wb_cache_fns
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	.size	__\name\()_proc_info, . - __\name\()_proc_info | 
					
						
							|  |  |  | .endm | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:30 +01:00
										 |  |  | 	sa1100_proc_info sa1100, 0x4401a110, 0xfffffff0, cpu_sa1100_name | 
					
						
							|  |  |  | 	sa1100_proc_info sa1110, 0x6901b110, 0xfffffff0, cpu_sa1110_name |