| 
									
										
										
										
											2010-02-02 20:23:15 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  linux/arch/arm/include/asm/pmu.h | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 2009 picoChip Designs Ltd, Jamie Iles | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifndef __ARM_PMU_H__
 | 
					
						
							|  |  |  | #define __ARM_PMU_H__
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-08 09:24:36 +05:30
										 |  |  | #include <linux/interrupt.h>
 | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | #include <linux/perf_event.h>
 | 
					
						
							| 
									
										
										
										
											2011-02-08 09:24:36 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-05-23 18:11:14 +01:00
										 |  |  | #include <asm/cputype.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-08 09:24:36 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * struct arm_pmu_platdata - ARM PMU platform data | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-03-02 15:00:08 +08:00
										 |  |  |  * @handle_irq: an optional handler which will be called from the | 
					
						
							|  |  |  |  *	interrupt and passed the address of the low level handler, | 
					
						
							|  |  |  |  *	and can be used to implement any platform specific handling | 
					
						
							|  |  |  |  *	before or after calling it. | 
					
						
							| 
									
										
										
										
											2011-02-08 09:24:36 +05:30
										 |  |  |  */ | 
					
						
							|  |  |  | struct arm_pmu_platdata { | 
					
						
							|  |  |  | 	irqreturn_t (*handle_irq)(int irq, void *dev, | 
					
						
							|  |  |  | 				  irq_handler_t pmu_handler); | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | #ifdef CONFIG_HW_PERF_EVENTS
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-05-28 18:08:40 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * The ARMv7 CPU PMU supports up to 32 event counters. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define ARMPMU_MAX_HWEVENTS		32
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define HW_OP_UNSUPPORTED		0xFFFF
 | 
					
						
							|  |  |  | #define C(_x)				PERF_COUNT_HW_CACHE_##_x
 | 
					
						
							|  |  |  | #define CACHE_OP_UNSUPPORTED		0xFFFF
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-05-29 17:29:51 +01:00
										 |  |  | #define PERF_MAP_ALL_UNSUPPORTED					\
 | 
					
						
							|  |  |  | 	[0 ... PERF_COUNT_HW_MAX - 1] = HW_OP_UNSUPPORTED | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PERF_CACHE_MAP_ALL_UNSUPPORTED					\
 | 
					
						
							|  |  |  | [0 ... C(MAX) - 1] = {							\ | 
					
						
							|  |  |  | 	[0 ... C(OP_MAX) - 1] = {					\ | 
					
						
							|  |  |  | 		[0 ... C(RESULT_MAX) - 1] = CACHE_OP_UNSUPPORTED,	\ | 
					
						
							|  |  |  | 	},								\ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | /* The events for a given PMU register set. */ | 
					
						
							|  |  |  | struct pmu_hw_events { | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The events that are active on the PMU for the given index. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2014-05-13 19:08:19 +01:00
										 |  |  | 	struct perf_event	*events[ARMPMU_MAX_HWEVENTS]; | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * A 1 bit for an index indicates that the counter is being used for | 
					
						
							|  |  |  | 	 * an event. A 0 means that the counter can be used. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2014-05-13 19:08:19 +01:00
										 |  |  | 	DECLARE_BITMAP(used_mask, ARMPMU_MAX_HWEVENTS); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Hardware lock to serialize accesses to PMU registers. Needed for the | 
					
						
							|  |  |  | 	 * read/modify/write sequences. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	raw_spinlock_t		pmu_lock; | 
					
						
							| 
									
										
										
										
											2014-05-13 19:46:10 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * When using percpu IRQs, we need a percpu dev_id. Place it here as we | 
					
						
							|  |  |  | 	 * already have to allocate this struct per cpu. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	struct arm_pmu		*percpu_pmu; | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct arm_pmu { | 
					
						
							|  |  |  | 	struct pmu	pmu; | 
					
						
							|  |  |  | 	cpumask_t	active_irqs; | 
					
						
							| 
									
										
										
										
											2015-05-13 17:12:25 +01:00
										 |  |  | 	cpumask_t	supported_cpus; | 
					
						
							| 
									
										
										
										
											2015-03-06 11:54:09 +00:00
										 |  |  | 	int		*irq_affinity; | 
					
						
							| 
									
										
										
										
											2012-07-06 15:45:00 +01:00
										 |  |  | 	char		*name; | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 	irqreturn_t	(*handle_irq)(int irq_num, void *dev); | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | 	void		(*enable)(struct perf_event *event); | 
					
						
							|  |  |  | 	void		(*disable)(struct perf_event *event); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 	int		(*get_event_idx)(struct pmu_hw_events *hw_events, | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | 					 struct perf_event *event); | 
					
						
							| 
									
										
										
										
											2014-02-07 21:01:22 +00:00
										 |  |  | 	void		(*clear_event_idx)(struct pmu_hw_events *hw_events, | 
					
						
							|  |  |  | 					 struct perf_event *event); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 	int		(*set_event_filter)(struct hw_perf_event *evt, | 
					
						
							|  |  |  | 					    struct perf_event_attr *attr); | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | 	u32		(*read_counter)(struct perf_event *event); | 
					
						
							|  |  |  | 	void		(*write_counter)(struct perf_event *event, u32 val); | 
					
						
							|  |  |  | 	void		(*start)(struct arm_pmu *); | 
					
						
							|  |  |  | 	void		(*stop)(struct arm_pmu *); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 	void		(*reset)(void *); | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | 	int		(*request_irq)(struct arm_pmu *, irq_handler_t handler); | 
					
						
							|  |  |  | 	void		(*free_irq)(struct arm_pmu *); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 	int		(*map_event)(struct perf_event *event); | 
					
						
							|  |  |  | 	int		num_events; | 
					
						
							|  |  |  | 	atomic_t	active_events; | 
					
						
							|  |  |  | 	struct mutex	reserve_mutex; | 
					
						
							|  |  |  | 	u64		max_period; | 
					
						
							|  |  |  | 	struct platform_device	*plat_device; | 
					
						
							| 
									
										
										
										
											2014-05-13 19:36:31 +01:00
										 |  |  | 	struct pmu_hw_events	__percpu *hw_events; | 
					
						
							| 
									
										
										
										
											2014-10-23 15:23:35 +01:00
										 |  |  | 	struct notifier_block	hotplug_nb; | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-21 14:23:47 +01:00
										 |  |  | int armpmu_register(struct arm_pmu *armpmu, int type); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | u64 armpmu_event_update(struct perf_event *event); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-30 12:00:02 +01:00
										 |  |  | int armpmu_event_set_period(struct perf_event *event); | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-29 12:36:28 +01:00
										 |  |  | int armpmu_map_event(struct perf_event *event, | 
					
						
							|  |  |  | 		     const unsigned (*event_map)[PERF_COUNT_HW_MAX], | 
					
						
							|  |  |  | 		     const unsigned (*cache_map)[PERF_COUNT_HW_CACHE_MAX] | 
					
						
							|  |  |  | 						[PERF_COUNT_HW_CACHE_OP_MAX] | 
					
						
							|  |  |  | 						[PERF_COUNT_HW_CACHE_RESULT_MAX], | 
					
						
							|  |  |  | 		     u32 raw_event_mask); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-05-23 18:11:14 +01:00
										 |  |  | struct pmu_probe_info { | 
					
						
							|  |  |  | 	unsigned int cpuid; | 
					
						
							|  |  |  | 	unsigned int mask; | 
					
						
							|  |  |  | 	int (*init)(struct arm_pmu *); | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PMU_PROBE(_cpuid, _mask, _fn)	\
 | 
					
						
							|  |  |  | {					\ | 
					
						
							|  |  |  | 	.cpuid = (_cpuid),		\ | 
					
						
							|  |  |  | 	.mask = (_mask),		\ | 
					
						
							|  |  |  | 	.init = (_fn),			\ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ARM_PMU_PROBE(_cpuid, _fn) \
 | 
					
						
							|  |  |  | 	PMU_PROBE(_cpuid, ARM_CPU_PART_MASK, _fn) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ARM_PMU_XSCALE_MASK	((0xff << 24) | ARM_CPU_XSCALE_ARCH_MASK)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define XSCALE_PMU_PROBE(_version, _fn) \
 | 
					
						
							|  |  |  | 	PMU_PROBE(ARM_CPU_IMP_INTEL << 24 | _version, ARM_PMU_XSCALE_MASK, _fn) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-05-26 17:23:35 +01:00
										 |  |  | int arm_pmu_device_probe(struct platform_device *pdev, | 
					
						
							|  |  |  | 			 const struct of_device_id *of_table, | 
					
						
							|  |  |  | 			 const struct pmu_probe_info *probe_table); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-19 10:07:57 +01:00
										 |  |  | #endif /* CONFIG_HW_PERF_EVENTS */
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-02 20:23:15 +01:00
										 |  |  | #endif /* __ARM_PMU_H__ */
 |