| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  Chip-specific setup code for the AT91SAM9G45 family | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 2009 Atmel Corporation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License as published by | 
					
						
							|  |  |  |  * the Free Software Foundation; either version 2 of the License, or | 
					
						
							|  |  |  |  * (at your option) any later version. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/module.h>
 | 
					
						
							| 
									
										
										
										
											2011-08-04 16:04:24 +01:00
										 |  |  | #include <linux/dma-mapping.h>
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #include <asm/irq.h>
 | 
					
						
							|  |  |  | #include <asm/mach/arch.h>
 | 
					
						
							|  |  |  | #include <asm/mach/map.h>
 | 
					
						
							| 
									
										
										
										
											2012-03-28 18:30:01 +01:00
										 |  |  | #include <asm/system_misc.h>
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | #include <mach/at91sam9g45.h>
 | 
					
						
							|  |  |  | #include <mach/at91_pmc.h>
 | 
					
						
							| 
									
										
										
										
											2010-06-11 12:53:14 +01:00
										 |  |  | #include <mach/cpu.h>
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-30 06:41:28 +08:00
										 |  |  | #include "at91_aic.h"
 | 
					
						
							| 
									
										
										
										
											2011-04-23 15:28:34 +08:00
										 |  |  | #include "soc.h"
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | #include "generic.h"
 | 
					
						
							|  |  |  | #include "clock.h"
 | 
					
						
							| 
									
										
										
										
											2011-10-14 01:37:09 +08:00
										 |  |  | #include "sam9_smc.h"
 | 
					
						
							| 
									
										
										
										
											2013-09-22 22:29:57 +02:00
										 |  |  | #include "pm.h"
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* --------------------------------------------------------------------
 | 
					
						
							|  |  |  |  *  Clocks | 
					
						
							|  |  |  |  * -------------------------------------------------------------------- */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * The peripheral clocks. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static struct clk pioA_clk = { | 
					
						
							|  |  |  | 	.name		= "pioA_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_PIOA, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk pioB_clk = { | 
					
						
							|  |  |  | 	.name		= "pioB_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_PIOB, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk pioC_clk = { | 
					
						
							|  |  |  | 	.name		= "pioC_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_PIOC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk pioDE_clk = { | 
					
						
							|  |  |  | 	.name		= "pioDE_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_PIODE, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-10-06 17:41:33 +02:00
										 |  |  | static struct clk trng_clk = { | 
					
						
							|  |  |  | 	.name		= "trng_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_TRNG, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | static struct clk usart0_clk = { | 
					
						
							|  |  |  | 	.name		= "usart0_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_US0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk usart1_clk = { | 
					
						
							|  |  |  | 	.name		= "usart1_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_US1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk usart2_clk = { | 
					
						
							|  |  |  | 	.name		= "usart2_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_US2, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk usart3_clk = { | 
					
						
							|  |  |  | 	.name		= "usart3_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_US3, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk mmc0_clk = { | 
					
						
							|  |  |  | 	.name		= "mci0_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_MCI0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk twi0_clk = { | 
					
						
							|  |  |  | 	.name		= "twi0_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_TWI0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk twi1_clk = { | 
					
						
							|  |  |  | 	.name		= "twi1_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_TWI1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk spi0_clk = { | 
					
						
							|  |  |  | 	.name		= "spi0_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_SPI0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk spi1_clk = { | 
					
						
							|  |  |  | 	.name		= "spi1_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_SPI1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk ssc0_clk = { | 
					
						
							|  |  |  | 	.name		= "ssc0_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_SSC0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk ssc1_clk = { | 
					
						
							|  |  |  | 	.name		= "ssc1_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_SSC1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2010-09-03 13:31:33 +01:00
										 |  |  | static struct clk tcb0_clk = { | 
					
						
							|  |  |  | 	.name		= "tcb0_clk", | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_TCB, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk pwm_clk = { | 
					
						
							|  |  |  | 	.name		= "pwm_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_PWMC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk tsc_clk = { | 
					
						
							|  |  |  | 	.name		= "tsc_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_TSC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk dma_clk = { | 
					
						
							|  |  |  | 	.name		= "dma_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_DMA, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk uhphs_clk = { | 
					
						
							|  |  |  | 	.name		= "uhphs_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_UHPHS, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk lcdc_clk = { | 
					
						
							|  |  |  | 	.name		= "lcdc_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_LCDC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk ac97_clk = { | 
					
						
							|  |  |  | 	.name		= "ac97_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_AC97C, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk macb_clk = { | 
					
						
							| 
									
										
										
										
											2011-08-09 16:51:11 +02:00
										 |  |  | 	.name		= "pclk", | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_EMAC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk isi_clk = { | 
					
						
							|  |  |  | 	.name		= "isi_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_ISI, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk udphs_clk = { | 
					
						
							|  |  |  | 	.name		= "udphs_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_UDPHS, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk mmc1_clk = { | 
					
						
							|  |  |  | 	.name		= "mci1_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_MCI1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-11 12:53:14 +01:00
										 |  |  | /* Video decoder clock - Only for sam9m10/sam9m11 */ | 
					
						
							|  |  |  | static struct clk vdec_clk = { | 
					
						
							|  |  |  | 	.name		= "vdec_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_VDEC, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-11 15:35:35 +02:00
										 |  |  | static struct clk adc_op_clk = { | 
					
						
							|  |  |  | 	.name		= "adc_op_clk", | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | 	.rate_hz	= 13200000, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-01 19:19:43 +02:00
										 |  |  | /* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */ | 
					
						
							|  |  |  | static struct clk aestdessha_clk = { | 
					
						
							|  |  |  | 	.name		= "aestdessha_clk", | 
					
						
							|  |  |  | 	.pmc_mask	= 1 << AT91SAM9G45_ID_AESTDESSHA, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PERIPHERAL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | static struct clk *periph_clocks[] __initdata = { | 
					
						
							|  |  |  | 	&pioA_clk, | 
					
						
							|  |  |  | 	&pioB_clk, | 
					
						
							|  |  |  | 	&pioC_clk, | 
					
						
							|  |  |  | 	&pioDE_clk, | 
					
						
							| 
									
										
										
										
											2011-10-06 17:41:33 +02:00
										 |  |  | 	&trng_clk, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	&usart0_clk, | 
					
						
							|  |  |  | 	&usart1_clk, | 
					
						
							|  |  |  | 	&usart2_clk, | 
					
						
							|  |  |  | 	&usart3_clk, | 
					
						
							|  |  |  | 	&mmc0_clk, | 
					
						
							|  |  |  | 	&twi0_clk, | 
					
						
							|  |  |  | 	&twi1_clk, | 
					
						
							|  |  |  | 	&spi0_clk, | 
					
						
							|  |  |  | 	&spi1_clk, | 
					
						
							|  |  |  | 	&ssc0_clk, | 
					
						
							|  |  |  | 	&ssc1_clk, | 
					
						
							| 
									
										
										
										
											2010-09-03 13:31:33 +01:00
										 |  |  | 	&tcb0_clk, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	&pwm_clk, | 
					
						
							|  |  |  | 	&tsc_clk, | 
					
						
							|  |  |  | 	&dma_clk, | 
					
						
							|  |  |  | 	&uhphs_clk, | 
					
						
							|  |  |  | 	&lcdc_clk, | 
					
						
							|  |  |  | 	&ac97_clk, | 
					
						
							|  |  |  | 	&macb_clk, | 
					
						
							|  |  |  | 	&isi_clk, | 
					
						
							|  |  |  | 	&udphs_clk, | 
					
						
							|  |  |  | 	&mmc1_clk, | 
					
						
							| 
									
										
										
										
											2012-05-11 15:35:35 +02:00
										 |  |  | 	&adc_op_clk, | 
					
						
							| 
									
										
										
										
											2012-07-01 19:19:43 +02:00
										 |  |  | 	&aestdessha_clk, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	// irq0
 | 
					
						
							| 
									
										
										
										
											2011-02-02 07:27:07 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct clk_lookup periph_clocks_lookups[] = { | 
					
						
							| 
									
										
										
										
											2011-08-09 16:51:11 +02:00
										 |  |  | 	/* One additional fake clock for macb_hclk */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("hclk", &macb_clk), | 
					
						
							| 
									
										
										
										
											2011-02-02 07:27:07 +01:00
										 |  |  | 	/* One additional fake clock for ohci */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("ohci_clk", &uhphs_clk), | 
					
						
							| 
									
										
										
										
											2013-02-07 16:31:58 +01:00
										 |  |  | 	CLKDEV_CON_DEV_ID("hclk", "at91sam9g45-lcdfb.0", &lcdc_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("hclk", "at91sam9g45es-lcdfb.0", &lcdc_clk), | 
					
						
							| 
									
										
										
										
											2011-06-21 14:24:33 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk), | 
					
						
							| 
									
										
										
										
											2011-02-02 07:27:07 +01:00
										 |  |  | 	CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk), | 
					
						
							| 
									
										
										
										
											2011-11-08 11:49:46 +01:00
										 |  |  | 	CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk), | 
					
						
							| 
									
										
										
										
											2012-11-06 13:57:51 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.0", &ssc0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.1", &ssc1_clk), | 
					
						
							| 
									
										
										
										
											2012-11-07 11:41:41 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("pclk", "fffa0000.ssc", &ssc1_clk), | 
					
						
							| 
									
										
										
										
											2011-10-06 17:41:33 +02:00
										 |  |  | 	CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk), | 
					
						
							| 
									
										
										
										
											2012-07-01 19:19:43 +02:00
										 |  |  | 	CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk), | 
					
						
							| 
									
										
										
										
											2011-10-10 18:29:24 +02:00
										 |  |  | 	/* more usart lookup table for DT entries */ | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk), | 
					
						
							| 
									
										
										
										
											2012-01-19 10:13:40 +01:00
										 |  |  | 	/* more tc lookup table for DT entries */ | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk), | 
					
						
							| 
									
										
										
										
											2011-11-21 06:55:18 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk), | 
					
						
							| 
									
										
										
										
											2011-11-22 12:11:13 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk), | 
					
						
							| 
									
										
										
										
											2012-11-19 12:19:53 +01:00
										 |  |  | 	CLKDEV_CON_DEV_ID("mci_clk", "fff80000.mmc", &mmc0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("mci_clk", "fffd0000.mmc", &mmc1_clk), | 
					
						
							| 
									
										
										
										
											2012-09-12 08:42:15 +02:00
										 |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk), | 
					
						
							| 
									
										
										
										
											2013-04-03 14:01:22 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk), | 
					
						
							| 
									
										
										
										
											2013-05-03 20:56:01 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID("hclk", "600000.gadget", &utmi_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("pclk", "600000.gadget", &udphs_clk), | 
					
						
							| 
									
										
										
										
											2011-08-30 03:29:28 +02:00
										 |  |  | 	/* fake hclk clock */ | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk), | 
					
						
							| 
									
										
										
										
											2012-07-05 16:56:09 +08:00
										 |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioC_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioDE_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioDE_clk), | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-13 13:00:58 +08:00
										 |  |  | 	CLKDEV_CON_ID("pioA", &pioA_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("pioB", &pioB_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("pioC", &pioC_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("pioD", &pioDE_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("pioE", &pioDE_clk), | 
					
						
							| 
									
										
										
										
											2012-05-11 15:35:35 +02:00
										 |  |  | 	/* Fake adc clock */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("adc_clk", &tsc_clk), | 
					
						
							| 
									
										
										
										
											2011-02-02 07:27:07 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct clk_lookup usart_clocks_lookups[] = { | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk), | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * The two programmable clocks. | 
					
						
							|  |  |  |  * You must configure pin multiplexing to bring these signals out. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static struct clk pck0 = { | 
					
						
							|  |  |  | 	.name		= "pck0", | 
					
						
							|  |  |  | 	.pmc_mask	= AT91_PMC_PCK0, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PROGRAMMABLE, | 
					
						
							|  |  |  | 	.id		= 0, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static struct clk pck1 = { | 
					
						
							|  |  |  | 	.name		= "pck1", | 
					
						
							|  |  |  | 	.pmc_mask	= AT91_PMC_PCK1, | 
					
						
							|  |  |  | 	.type		= CLK_TYPE_PROGRAMMABLE, | 
					
						
							|  |  |  | 	.id		= 1, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __init at91sam9g45_register_clocks(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) | 
					
						
							|  |  |  | 		clk_register(periph_clocks[i]); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-02 07:27:07 +01:00
										 |  |  | 	clkdev_add_table(periph_clocks_lookups, | 
					
						
							|  |  |  | 			 ARRAY_SIZE(periph_clocks_lookups)); | 
					
						
							|  |  |  | 	clkdev_add_table(usart_clocks_lookups, | 
					
						
							|  |  |  | 			 ARRAY_SIZE(usart_clocks_lookups)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-11 12:53:14 +01:00
										 |  |  | 	if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11()) | 
					
						
							|  |  |  | 		clk_register(&vdec_clk); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	clk_register(&pck0); | 
					
						
							|  |  |  | 	clk_register(&pck1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* --------------------------------------------------------------------
 | 
					
						
							|  |  |  |  *  GPIO | 
					
						
							|  |  |  |  * -------------------------------------------------------------------- */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-17 14:28:38 +08:00
										 |  |  | static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = { | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.id		= AT91SAM9G45_ID_PIOA, | 
					
						
							| 
									
										
										
										
											2011-09-16 23:37:50 +08:00
										 |  |  | 		.regbase	= AT91SAM9G45_BASE_PIOA, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	}, { | 
					
						
							|  |  |  | 		.id		= AT91SAM9G45_ID_PIOB, | 
					
						
							| 
									
										
										
										
											2011-09-16 23:37:50 +08:00
										 |  |  | 		.regbase	= AT91SAM9G45_BASE_PIOB, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	}, { | 
					
						
							|  |  |  | 		.id		= AT91SAM9G45_ID_PIOC, | 
					
						
							| 
									
										
										
										
											2011-09-16 23:37:50 +08:00
										 |  |  | 		.regbase	= AT91SAM9G45_BASE_PIOC, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	}, { | 
					
						
							|  |  |  | 		.id		= AT91SAM9G45_ID_PIODE, | 
					
						
							| 
									
										
										
										
											2011-09-16 23:37:50 +08:00
										 |  |  | 		.regbase	= AT91SAM9G45_BASE_PIOD, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	}, { | 
					
						
							|  |  |  | 		.id		= AT91SAM9G45_ID_PIODE, | 
					
						
							| 
									
										
										
										
											2011-09-16 23:37:50 +08:00
										 |  |  | 		.regbase	= AT91SAM9G45_BASE_PIOE, | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	} | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* --------------------------------------------------------------------
 | 
					
						
							|  |  |  |  *  AT91SAM9G45 processor initialization | 
					
						
							|  |  |  |  * -------------------------------------------------------------------- */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-23 15:28:34 +08:00
										 |  |  | static void __init at91sam9g45_map_io(void) | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-05-10 03:20:09 +08:00
										 |  |  | 	at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE); | 
					
						
							| 
									
										
										
										
											2011-04-28 20:19:32 +08:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-14 01:17:18 +08:00
										 |  |  | static void __init at91sam9g45_ioremap_registers(void) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-11-01 01:23:20 +08:00
										 |  |  | 	at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC); | 
					
						
							| 
									
										
										
										
											2011-11-18 01:25:52 +08:00
										 |  |  | 	at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC); | 
					
						
							| 
									
										
										
										
											2012-02-13 12:58:53 +08:00
										 |  |  | 	at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512); | 
					
						
							|  |  |  | 	at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512); | 
					
						
							| 
									
										
										
										
											2011-09-18 22:29:50 +08:00
										 |  |  | 	at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT); | 
					
						
							| 
									
										
										
										
											2011-10-14 01:37:09 +08:00
										 |  |  | 	at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC); | 
					
						
							| 
									
										
										
										
											2011-11-27 23:15:50 +08:00
										 |  |  | 	at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX); | 
					
						
							| 
									
										
										
										
											2013-10-16 16:24:57 +02:00
										 |  |  | 	at91_pm_set_standby(at91_ddr_standby); | 
					
						
							| 
									
										
										
										
											2011-10-14 01:17:18 +08:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-24 18:20:28 +08:00
										 |  |  | static void __init at91sam9g45_initialize(void) | 
					
						
							| 
									
										
										
										
											2011-04-28 20:19:32 +08:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-02-05 20:25:32 +08:00
										 |  |  | 	arm_pm_idle = at91sam9_idle; | 
					
						
							| 
									
										
										
										
											2011-11-03 09:53:29 +00:00
										 |  |  | 	arm_pm_restart = at91sam9g45_restart; | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
											  
											
												ARM: at91: fix hanged boot due to early rtc-interrupt
Make sure the RTC-interrupts are masked at boot by adding a new helper
function to be used at SOC-init.
This fixes hanged boot on all AT91 SOCs with an RTC (but RM9200), for
example, after a reset during an RTC-update or if an RTC-alarm goes off
after shutdown (e.g. when using RTC wakeup).
The RTC and RTT-peripherals are powered by backup power (VDDBU) (on all
AT91 SOCs but RM9200) and are not reset on wake-up, user, watchdog or
software reset. This means that their interrupts may be enabled during
early boot if, for example, they where not disabled during a previous
shutdown (e.g. due to a buggy driver or a non-clean shutdown such as a
user reset). Furthermore, an RTC or RTT-alarm may also be active.
The RTC and RTT-interrupts use the shared system-interrupt line, which
is also used by the PIT, and if an interrupt occurs before a handler
(e.g. RTC-driver) has been installed this leads to the system interrupt
being disabled and prevents the system from booting.
Note that when boot hangs due to an early RTC or RTT-interrupt, the only
way to get the system to start again is to remove the backup power (e.g.
battery) or to disable the interrupt manually from the bootloader. In
particular, a user reset is not sufficient.
Signed-off-by: Johan Hovold <jhovold@gmail.com>
Signed-off-by: Nicolas Ferre <nicolas.ferre@atmel.com>
Cc: stable@vger.kernel.org # 3.11.x
											
										 
											2013-10-16 11:56:14 +02:00
										 |  |  | 	at91_sysirq_mask_rtc(AT91SAM9G45_BASE_RTC); | 
					
						
							| 
									
										
											  
											
												ARM: at91: fix hanged boot due to early rtt-interrupt
Make sure the RTT-interrupts are masked at boot by adding a new helper
function to be used at SOC-init.
This fixes hanged boot on all AT91 SOCs with an RTT, for example, if an
RTT-alarm goes off after a non-clean shutdown (e.g. when using RTC
wakeup).
The RTC and RTT-peripherals are powered by backup power (VDDBU) (on all
AT91 SOCs but RM9200) and are not reset on wake-up, user, watchdog or
software reset. This means that their interrupts may be enabled during
early boot if, for example, they where not disabled during a previous
shutdown (e.g. due to a buggy driver or a non-clean shutdown such as a
user reset). Furthermore, an RTC or RTT-alarm may also be active.
The RTC and RTT-interrupts use the shared system-interrupt line, which
is also used by the PIT, and if an interrupt occurs before a handler
(e.g. RTC-driver) has been installed this leads to the system interrupt
being disabled and prevents the system from booting.
Note that when boot hangs due to an early RTC or RTT-interrupt, the only
way to get the system to start again is to remove the backup power (e.g.
battery) or to disable the interrupt manually from the bootloader. In
particular, a user reset is not sufficient.
Signed-off-by: Johan Hovold <jhovold@gmail.com>
Signed-off-by: Nicolas Ferre <nicolas.ferre@atmel.com>
Cc: stable@vger.kernel.org # 3.11.x
											
										 
											2013-10-16 11:56:15 +02:00
										 |  |  | 	at91_sysirq_mask_rtt(AT91SAM9G45_BASE_RTT); | 
					
						
							| 
									
										
											  
											
												ARM: at91: fix hanged boot due to early rtc-interrupt
Make sure the RTC-interrupts are masked at boot by adding a new helper
function to be used at SOC-init.
This fixes hanged boot on all AT91 SOCs with an RTC (but RM9200), for
example, after a reset during an RTC-update or if an RTC-alarm goes off
after shutdown (e.g. when using RTC wakeup).
The RTC and RTT-peripherals are powered by backup power (VDDBU) (on all
AT91 SOCs but RM9200) and are not reset on wake-up, user, watchdog or
software reset. This means that their interrupts may be enabled during
early boot if, for example, they where not disabled during a previous
shutdown (e.g. due to a buggy driver or a non-clean shutdown such as a
user reset). Furthermore, an RTC or RTT-alarm may also be active.
The RTC and RTT-interrupts use the shared system-interrupt line, which
is also used by the PIT, and if an interrupt occurs before a handler
(e.g. RTC-driver) has been installed this leads to the system interrupt
being disabled and prevents the system from booting.
Note that when boot hangs due to an early RTC or RTT-interrupt, the only
way to get the system to start again is to remove the backup power (e.g.
battery) or to disable the interrupt manually from the bootloader. In
particular, a user reset is not sufficient.
Signed-off-by: Johan Hovold <jhovold@gmail.com>
Signed-off-by: Nicolas Ferre <nicolas.ferre@atmel.com>
Cc: stable@vger.kernel.org # 3.11.x
											
										 
											2013-10-16 11:56:14 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	/* Register GPIO subsystem */ | 
					
						
							|  |  |  | 	at91_gpio_init(at91sam9g45_gpio, 5); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* --------------------------------------------------------------------
 | 
					
						
							|  |  |  |  *  Interrupt initialization | 
					
						
							|  |  |  |  * -------------------------------------------------------------------- */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * The default interrupt priority levels (0 = lowest, 7 = highest). | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = { | 
					
						
							|  |  |  | 	7,	/* Advanced Interrupt Controller (FIQ) */ | 
					
						
							|  |  |  | 	7,	/* System Peripherals */ | 
					
						
							|  |  |  | 	1,	/* Parallel IO Controller A */ | 
					
						
							|  |  |  | 	1,	/* Parallel IO Controller B */ | 
					
						
							|  |  |  | 	1,	/* Parallel IO Controller C */ | 
					
						
							|  |  |  | 	1,	/* Parallel IO Controller D and E */ | 
					
						
							|  |  |  | 	0, | 
					
						
							|  |  |  | 	5,	/* USART 0 */ | 
					
						
							|  |  |  | 	5,	/* USART 1 */ | 
					
						
							|  |  |  | 	5,	/* USART 2 */ | 
					
						
							|  |  |  | 	5,	/* USART 3 */ | 
					
						
							|  |  |  | 	0,	/* Multimedia Card Interface 0 */ | 
					
						
							|  |  |  | 	6,	/* Two-Wire Interface 0 */ | 
					
						
							|  |  |  | 	6,	/* Two-Wire Interface 1 */ | 
					
						
							|  |  |  | 	5,	/* Serial Peripheral Interface 0 */ | 
					
						
							|  |  |  | 	5,	/* Serial Peripheral Interface 1 */ | 
					
						
							|  |  |  | 	4,	/* Serial Synchronous Controller 0 */ | 
					
						
							|  |  |  | 	4,	/* Serial Synchronous Controller 1 */ | 
					
						
							|  |  |  | 	0,	/* Timer Counter 0, 1, 2, 3, 4 and 5 */ | 
					
						
							|  |  |  | 	0,	/* Pulse Width Modulation Controller */ | 
					
						
							|  |  |  | 	0,	/* Touch Screen Controller */ | 
					
						
							|  |  |  | 	0,	/* DMA Controller */ | 
					
						
							|  |  |  | 	2,	/* USB Host High Speed port */ | 
					
						
							|  |  |  | 	3,	/* LDC Controller */ | 
					
						
							|  |  |  | 	5,	/* AC97 Controller */ | 
					
						
							|  |  |  | 	3,	/* Ethernet */ | 
					
						
							|  |  |  | 	0,	/* Image Sensor Interface */ | 
					
						
							|  |  |  | 	2,	/* USB Device High speed port */ | 
					
						
							| 
									
										
										
										
											2012-07-01 19:19:43 +02:00
										 |  |  | 	0,	/* AESTDESSHA Crypto HW Accelerators */ | 
					
						
							| 
									
										
										
										
											2009-06-26 15:36:58 +01:00
										 |  |  | 	0,	/* Multimedia Card Interface 1 */ | 
					
						
							|  |  |  | 	0, | 
					
						
							|  |  |  | 	0,	/* Advanced Interrupt Controller (IRQ0) */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-22 13:24:09 +00:00
										 |  |  | AT91_SOC_START(at91sam9g45) | 
					
						
							| 
									
										
										
										
											2011-04-23 15:28:34 +08:00
										 |  |  | 	.map_io = at91sam9g45_map_io, | 
					
						
							| 
									
										
										
										
											2011-04-23 15:28:34 +08:00
										 |  |  | 	.default_irq_priority = at91sam9g45_default_irq_priority, | 
					
						
							| 
									
										
										
										
											2013-06-01 16:40:11 +02:00
										 |  |  | 	.extern_irq = (1 << AT91SAM9G45_ID_IRQ0), | 
					
						
							| 
									
										
										
										
											2011-10-14 01:17:18 +08:00
										 |  |  | 	.ioremap_registers = at91sam9g45_ioremap_registers, | 
					
						
							| 
									
										
										
										
											2011-04-24 18:15:34 +08:00
										 |  |  | 	.register_clocks = at91sam9g45_register_clocks, | 
					
						
							| 
									
										
										
										
											2011-04-23 15:28:34 +08:00
										 |  |  | 	.init = at91sam9g45_initialize, | 
					
						
							| 
									
										
										
										
											2012-08-16 17:36:55 +08:00
										 |  |  | AT91_SOC_END |