| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | /*******************************************************************************
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   Intel(R) Gigabit Ethernet Linux driver | 
					
						
							| 
									
										
										
										
											2009-02-06 23:23:12 +00:00
										 |  |  |   Copyright(c) 2007-2009 Intel Corporation. | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  |   This program is free software; you can redistribute it and/or modify it | 
					
						
							|  |  |  |   under the terms and conditions of the GNU General Public License, | 
					
						
							|  |  |  |   version 2, as published by the Free Software Foundation. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   This program is distributed in the hope it will be useful, but WITHOUT | 
					
						
							|  |  |  |   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
					
						
							|  |  |  |   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
					
						
							|  |  |  |   more details. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   You should have received a copy of the GNU General Public License along with | 
					
						
							|  |  |  |   this program; if not, write to the Free Software Foundation, Inc., | 
					
						
							|  |  |  |   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   The full GNU General Public License is included in this distribution in | 
					
						
							|  |  |  |   the file called "COPYING". | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   Contact Information: | 
					
						
							|  |  |  |   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | 
					
						
							|  |  |  |   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | *******************************************************************************/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/if_ether.h>
 | 
					
						
							|  |  |  | #include <linux/delay.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "e1000_mac.h"
 | 
					
						
							|  |  |  | #include "e1000_nvm.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_raise_eec_clk - Raise EEPROM clock | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @eecd: pointer to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enable/Raise the EEPROM clock bit. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void igb_raise_eec_clk(struct e1000_hw *hw, u32 *eecd) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	*eecd = *eecd | E1000_EECD_SK; | 
					
						
							|  |  |  | 	wr32(E1000_EECD, *eecd); | 
					
						
							|  |  |  | 	wrfl(); | 
					
						
							|  |  |  | 	udelay(hw->nvm.delay_usec); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_lower_eec_clk - Lower EEPROM clock | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @eecd: pointer to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Clear/Lower the EEPROM clock bit. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void igb_lower_eec_clk(struct e1000_hw *hw, u32 *eecd) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	*eecd = *eecd & ~E1000_EECD_SK; | 
					
						
							|  |  |  | 	wr32(E1000_EECD, *eecd); | 
					
						
							|  |  |  | 	wrfl(); | 
					
						
							|  |  |  | 	udelay(hw->nvm.delay_usec); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_shift_out_eec_bits - Shift data bits our to the EEPROM | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @data: data to send to the EEPROM | 
					
						
							|  |  |  |  *  @count: number of bits to shift out | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  We need to shift 'count' bits out to the EEPROM.  So, the value in the | 
					
						
							|  |  |  |  *  "data" parameter will be shifted out to the EEPROM one bit at a time. | 
					
						
							|  |  |  |  *  In order to do this, "data" must be broken down into bits. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void igb_shift_out_eec_bits(struct e1000_hw *hw, u16 data, u16 count) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct e1000_nvm_info *nvm = &hw->nvm; | 
					
						
							|  |  |  | 	u32 eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 	u32 mask; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	mask = 0x01 << (count - 1); | 
					
						
							| 
									
										
										
										
											2009-10-05 06:34:44 +00:00
										 |  |  | 	if (nvm->type == e1000_nvm_eeprom_spi) | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		eecd |= E1000_EECD_DO; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	do { | 
					
						
							|  |  |  | 		eecd &= ~E1000_EECD_DI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (data & mask) | 
					
						
							|  |  |  | 			eecd |= E1000_EECD_DI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | 		wrfl(); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		udelay(nvm->delay_usec); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		igb_raise_eec_clk(hw, &eecd); | 
					
						
							|  |  |  | 		igb_lower_eec_clk(hw, &eecd); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		mask >>= 1; | 
					
						
							|  |  |  | 	} while (mask); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eecd &= ~E1000_EECD_DI; | 
					
						
							|  |  |  | 	wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_shift_in_eec_bits - Shift data bits in from the EEPROM | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @count: number of bits to shift in | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  In order to read a register from the EEPROM, we need to shift 'count' bits | 
					
						
							|  |  |  |  *  in from the EEPROM.  Bits are "shifted in" by raising the clock input to | 
					
						
							|  |  |  |  *  the EEPROM (setting the SK bit), and then reading the value of the data out | 
					
						
							|  |  |  |  *  "DO" bit.  During this "shifting in" process the data in "DI" bit should | 
					
						
							|  |  |  |  *  always be clear. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static u16 igb_shift_in_eec_bits(struct e1000_hw *hw, u16 count) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eecd; | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							|  |  |  | 	u16 data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eecd &= ~(E1000_EECD_DO | E1000_EECD_DI); | 
					
						
							|  |  |  | 	data = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < count; i++) { | 
					
						
							|  |  |  | 		data <<= 1; | 
					
						
							|  |  |  | 		igb_raise_eec_clk(hw, &eecd); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		eecd &= ~E1000_EECD_DI; | 
					
						
							|  |  |  | 		if (eecd & E1000_EECD_DO) | 
					
						
							|  |  |  | 			data |= 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		igb_lower_eec_clk(hw, &eecd); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return data; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_poll_eerd_eewr_done - Poll for EEPROM read/write completion | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @ee_reg: EEPROM flag for polling | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Polls the EEPROM status bit for either read or write completion based | 
					
						
							|  |  |  |  *  upon the value of 'ee_reg'. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 igb_poll_eerd_eewr_done(struct e1000_hw *hw, int ee_reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 attempts = 100000; | 
					
						
							|  |  |  | 	u32 i, reg = 0; | 
					
						
							|  |  |  | 	s32 ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < attempts; i++) { | 
					
						
							|  |  |  | 		if (ee_reg == E1000_NVM_POLL_READ) | 
					
						
							|  |  |  | 			reg = rd32(E1000_EERD); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			reg = rd32(E1000_EEWR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (reg & E1000_NVM_RW_REG_DONE) { | 
					
						
							|  |  |  | 			ret_val = 0; | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		udelay(5); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_acquire_nvm - Generic request for access to EEPROM | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Set the EEPROM access request bit and wait for EEPROM access grant bit. | 
					
						
							|  |  |  |  *  Return successful if access grant bit set, else clear the request for | 
					
						
							|  |  |  |  *  EEPROM access and return -E1000_ERR_NVM (-1). | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_acquire_nvm(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 	s32 timeout = E1000_NVM_GRANT_ATTEMPTS; | 
					
						
							|  |  |  | 	s32 ret_val = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	wr32(E1000_EECD, eecd | E1000_EECD_REQ); | 
					
						
							|  |  |  | 	eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (timeout) { | 
					
						
							|  |  |  | 		if (eecd & E1000_EECD_GNT) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		udelay(5); | 
					
						
							|  |  |  | 		eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 		timeout--; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!timeout) { | 
					
						
							|  |  |  | 		eecd &= ~E1000_EECD_REQ; | 
					
						
							|  |  |  | 		wr32(E1000_EECD, eecd); | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("Could not acquire NVM grant\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_standby_nvm - Return EEPROM to standby state | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Return the EEPROM to a standby state. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void igb_standby_nvm(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct e1000_nvm_info *nvm = &hw->nvm; | 
					
						
							|  |  |  | 	u32 eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-05 06:34:44 +00:00
										 |  |  | 	if (nvm->type == e1000_nvm_eeprom_spi) { | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		/* Toggle CS to flush commands */ | 
					
						
							|  |  |  | 		eecd |= E1000_EECD_CS; | 
					
						
							|  |  |  | 		wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | 		wrfl(); | 
					
						
							|  |  |  | 		udelay(nvm->delay_usec); | 
					
						
							|  |  |  | 		eecd &= ~E1000_EECD_CS; | 
					
						
							|  |  |  | 		wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | 		wrfl(); | 
					
						
							|  |  |  | 		udelay(nvm->delay_usec); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  e1000_stop_nvm - Terminate EEPROM command | 
					
						
							|  |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Terminates the current command by inverting the EEPROM's chip select pin. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void e1000_stop_nvm(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eecd; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 	if (hw->nvm.type == e1000_nvm_eeprom_spi) { | 
					
						
							|  |  |  | 		/* Pull CS high */ | 
					
						
							|  |  |  | 		eecd |= E1000_EECD_CS; | 
					
						
							|  |  |  | 		igb_lower_eec_clk(hw, &eecd); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_release_nvm - Release exclusive access to EEPROM | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Stop any current commands to the EEPROM and clear the EEPROM request bit. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void igb_release_nvm(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eecd; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	e1000_stop_nvm(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 	eecd &= ~E1000_EECD_REQ; | 
					
						
							|  |  |  | 	wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_ready_nvm_eeprom - Prepares EEPROM for read/write | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Setups the EEPROM for reading and writing. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 igb_ready_nvm_eeprom(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct e1000_nvm_info *nvm = &hw->nvm; | 
					
						
							|  |  |  | 	u32 eecd = rd32(E1000_EECD); | 
					
						
							|  |  |  | 	s32 ret_val = 0; | 
					
						
							|  |  |  | 	u16 timeout = 0; | 
					
						
							|  |  |  | 	u8 spi_stat_reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-05 06:34:44 +00:00
										 |  |  | 	if (nvm->type == e1000_nvm_eeprom_spi) { | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		/* Clear SK and CS */ | 
					
						
							|  |  |  | 		eecd &= ~(E1000_EECD_CS | E1000_EECD_SK); | 
					
						
							|  |  |  | 		wr32(E1000_EECD, eecd); | 
					
						
							|  |  |  | 		udelay(1); | 
					
						
							|  |  |  | 		timeout = NVM_MAX_RETRY_SPI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Read "Status Register" repeatedly until the LSB is cleared. | 
					
						
							|  |  |  | 		 * The EEPROM will signal that the command has been completed | 
					
						
							|  |  |  | 		 * by clearing bit 0 of the internal status register.  If it's | 
					
						
							|  |  |  | 		 * not cleared within 'timeout', then error out. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		while (timeout) { | 
					
						
							|  |  |  | 			igb_shift_out_eec_bits(hw, NVM_RDSR_OPCODE_SPI, | 
					
						
							|  |  |  | 						 hw->nvm.opcode_bits); | 
					
						
							|  |  |  | 			spi_stat_reg = (u8)igb_shift_in_eec_bits(hw, 8); | 
					
						
							|  |  |  | 			if (!(spi_stat_reg & NVM_STATUS_RDY_SPI)) | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			udelay(5); | 
					
						
							|  |  |  | 			igb_standby_nvm(hw); | 
					
						
							|  |  |  | 			timeout--; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (!timeout) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 			hw_dbg("SPI NVM Status error\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 			ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 			goto out; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_read_nvm_eerd - Reads EEPROM using EERD register | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @offset: offset of word in the EEPROM to read | 
					
						
							|  |  |  |  *  @words: number of words to read | 
					
						
							|  |  |  |  *  @data: word read from the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads a 16 bit word from the EEPROM using the EERD register. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_read_nvm_eerd(struct e1000_hw *hw, u16 offset, u16 words, u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct e1000_nvm_info *nvm = &hw->nvm; | 
					
						
							|  |  |  | 	u32 i, eerd = 0; | 
					
						
							|  |  |  | 	s32 ret_val = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * A check for invalid values:  offset too large, too many words, | 
					
						
							|  |  |  | 	 * and not enough words. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if ((offset >= nvm->word_size) || (words > (nvm->word_size - offset)) || | 
					
						
							|  |  |  | 	    (words == 0)) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("nvm parameter(s) out of bounds\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 		goto out; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < words; i++) { | 
					
						
							|  |  |  | 		eerd = ((offset+i) << E1000_NVM_RW_ADDR_SHIFT) + | 
					
						
							|  |  |  | 		       E1000_NVM_RW_REG_START; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		wr32(E1000_EERD, eerd); | 
					
						
							|  |  |  | 		ret_val = igb_poll_eerd_eewr_done(hw, E1000_NVM_POLL_READ); | 
					
						
							|  |  |  | 		if (ret_val) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		data[i] = (rd32(E1000_EERD) >> | 
					
						
							|  |  |  | 			   E1000_NVM_RW_REG_DATA); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_write_nvm_spi - Write to EEPROM using SPI | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be written to | 
					
						
							|  |  |  |  *  @words: number of words to write | 
					
						
							|  |  |  |  *  @data: 16 bit word(s) to be written to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Writes data to EEPROM at offset using SPI interface. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  If e1000_update_nvm_checksum is not called after this function , the | 
					
						
							|  |  |  |  *  EEPROM will most likley contain an invalid checksum. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_write_nvm_spi(struct e1000_hw *hw, u16 offset, u16 words, u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct e1000_nvm_info *nvm = &hw->nvm; | 
					
						
							|  |  |  | 	s32 ret_val; | 
					
						
							|  |  |  | 	u16 widx = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * A check for invalid values:  offset too large, too many words, | 
					
						
							|  |  |  | 	 * and not enough words. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if ((offset >= nvm->word_size) || (words > (nvm->word_size - offset)) || | 
					
						
							|  |  |  | 	    (words == 0)) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("nvm parameter(s) out of bounds\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 		goto out; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 	ret_val = hw->nvm.ops.acquire(hw); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 	if (ret_val) | 
					
						
							|  |  |  | 		goto out; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	msleep(10); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (widx < words) { | 
					
						
							|  |  |  | 		u8 write_opcode = NVM_WRITE_OPCODE_SPI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		ret_val = igb_ready_nvm_eeprom(hw); | 
					
						
							|  |  |  | 		if (ret_val) | 
					
						
							|  |  |  | 			goto release; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		igb_standby_nvm(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Send the WRITE ENABLE command (8 bit opcode) */ | 
					
						
							|  |  |  | 		igb_shift_out_eec_bits(hw, NVM_WREN_OPCODE_SPI, | 
					
						
							|  |  |  | 					 nvm->opcode_bits); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		igb_standby_nvm(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Some SPI eeproms use the 8th address bit embedded in the | 
					
						
							|  |  |  | 		 * opcode | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if ((nvm->address_bits == 8) && (offset >= 128)) | 
					
						
							|  |  |  | 			write_opcode |= NVM_A8_OPCODE_SPI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Send the Write command (8-bit opcode + addr) */ | 
					
						
							|  |  |  | 		igb_shift_out_eec_bits(hw, write_opcode, nvm->opcode_bits); | 
					
						
							|  |  |  | 		igb_shift_out_eec_bits(hw, (u16)((offset + widx) * 2), | 
					
						
							|  |  |  | 					 nvm->address_bits); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Loop to allow for up to whole page write of eeprom */ | 
					
						
							|  |  |  | 		while (widx < words) { | 
					
						
							|  |  |  | 			u16 word_out = data[widx]; | 
					
						
							|  |  |  | 			word_out = (word_out >> 8) | (word_out << 8); | 
					
						
							|  |  |  | 			igb_shift_out_eec_bits(hw, word_out, 16); | 
					
						
							|  |  |  | 			widx++; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			if ((((offset + widx) * 2) % nvm->page_size) == 0) { | 
					
						
							|  |  |  | 				igb_standby_nvm(hw); | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	msleep(10); | 
					
						
							|  |  |  | release: | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 	hw->nvm.ops.release(hw); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_read_part_num - Read device part number | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @part_num: pointer to device part number | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads the product board assembly (PBA) number from the EEPROM and stores | 
					
						
							|  |  |  |  *  the value in part_num. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_read_part_num(struct e1000_hw *hw, u32 *part_num) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32  ret_val; | 
					
						
							|  |  |  | 	u16 nvm_data; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 	ret_val = hw->nvm.ops.read(hw, NVM_PBA_OFFSET_0, 1, &nvm_data); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 	if (ret_val) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("NVM Read Error\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		goto out; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	*part_num = (u32)(nvm_data << 16); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 	ret_val = hw->nvm.ops.read(hw, NVM_PBA_OFFSET_1, 1, &nvm_data); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 	if (ret_val) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("NVM Read Error\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		goto out; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	*part_num |= nvm_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_read_mac_addr - Read device MAC address | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads the device MAC address from the EEPROM and stores the value. | 
					
						
							|  |  |  |  *  Since devices with two ports use the same EEPROM, we increment the | 
					
						
							|  |  |  |  *  last bit in the MAC address for the second port. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_read_mac_addr(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:06 +00:00
										 |  |  | 	u32 rar_high; | 
					
						
							|  |  |  | 	u32 rar_low; | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:06 +00:00
										 |  |  | 	rar_high = rd32(E1000_RAH(0)); | 
					
						
							|  |  |  | 	rar_low = rd32(E1000_RAL(0)); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:06 +00:00
										 |  |  | 	for (i = 0; i < E1000_RAL_MAC_ADDR_LEN; i++) | 
					
						
							|  |  |  | 		hw->mac.perm_addr[i] = (u8)(rar_low >> (i*8)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < E1000_RAH_MAC_ADDR_LEN; i++) | 
					
						
							|  |  |  | 		hw->mac.perm_addr[i+4] = (u8)(rar_high >> (i*8)); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < ETH_ALEN; i++) | 
					
						
							|  |  |  | 		hw->mac.addr[i] = hw->mac.perm_addr[i]; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:06 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_validate_nvm_checksum - Validate EEPROM checksum | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Calculates the EEPROM checksum by reading/adding each word of the EEPROM | 
					
						
							|  |  |  |  *  and then verifies that the sum of the EEPROM is equal to 0xBABA. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_validate_nvm_checksum(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 ret_val = 0; | 
					
						
							|  |  |  | 	u16 checksum = 0; | 
					
						
							|  |  |  | 	u16 i, nvm_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < (NVM_CHECKSUM_REG + 1); i++) { | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 		ret_val = hw->nvm.ops.read(hw, i, 1, &nvm_data); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		if (ret_val) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 			hw_dbg("NVM Read Error\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 			goto out; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		checksum += nvm_data; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (checksum != (u16) NVM_SUM) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("NVM Checksum Invalid\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		ret_val = -E1000_ERR_NVM; | 
					
						
							|  |  |  | 		goto out; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-06-27 10:59:59 -07:00
										 |  |  |  *  igb_update_nvm_checksum - Update EEPROM checksum | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Updates the EEPROM checksum by reading/adding each word of the EEPROM | 
					
						
							|  |  |  |  *  up to the checksum.  Then calculates the EEPROM checksum and writes the | 
					
						
							|  |  |  |  *  value to the EEPROM. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 igb_update_nvm_checksum(struct e1000_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32  ret_val; | 
					
						
							|  |  |  | 	u16 checksum = 0; | 
					
						
							|  |  |  | 	u16 i, nvm_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < NVM_CHECKSUM_REG; i++) { | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 		ret_val = hw->nvm.ops.read(hw, i, 1, &nvm_data); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 		if (ret_val) { | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 			hw_dbg("NVM Read Error while updating checksum.\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 			goto out; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		checksum += nvm_data; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	checksum = (u16) NVM_SUM - checksum; | 
					
						
							| 
									
										
										
										
											2009-02-06 23:17:47 +00:00
										 |  |  | 	ret_val = hw->nvm.ops.write(hw, NVM_CHECKSUM_REG, 1, &checksum); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 	if (ret_val) | 
					
						
							| 
									
										
										
										
											2008-06-27 11:00:18 -07:00
										 |  |  | 		hw_dbg("NVM Write Error while updating checksum.\n"); | 
					
						
							| 
									
										
										
										
											2008-01-24 02:22:38 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | out: | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 |