| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* | 
					
						
							|  |  |  |  *  linux/arch/arm/mm/proc-v6.S | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 2001 Deep Blue Solutions Ltd. | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  |  *  Modified by Catalin Marinas for noMMU support | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify
 | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This is the "shell" of the ARMv6 processor support. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2009-04-27 14:02:22 -04:00
										 |  |  | #include <linux/init.h> | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <linux/linkage.h> | 
					
						
							|  |  |  | #include <asm/assembler.h> | 
					
						
							| 
									
										
										
										
											2005-09-09 21:08:59 +02:00
										 |  |  | #include <asm/asm-offsets.h> | 
					
						
							| 
									
										
										
										
											2008-09-07 19:15:31 +01:00
										 |  |  | #include <asm/hwcap.h> | 
					
						
							| 
									
										
										
										
											2006-03-16 14:44:36 +00:00
										 |  |  | #include <asm/pgtable-hwdef.h> | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <asm/pgtable.h> | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "proc-macros.S" | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define D_CACHE_LINE_SIZE	32 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-03-27 16:59:07 +01:00
										 |  |  | #define TTB_C		(1 << 0) | 
					
						
							|  |  |  | #define TTB_S		(1 << 1) | 
					
						
							|  |  |  | #define TTB_IMP		(1 << 2) | 
					
						
							|  |  |  | #define TTB_RGN_NC	(0 << 3) | 
					
						
							|  |  |  | #define TTB_RGN_WBWA	(1 << 3) | 
					
						
							|  |  |  | #define TTB_RGN_WT	(2 << 3) | 
					
						
							|  |  |  | #define TTB_RGN_WB	(3 << 3) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | #define TTB_FLAGS_UP	TTB_RGN_WBWA | 
					
						
							|  |  |  | #define PMD_FLAGS_UP	PMD_SECT_WB | 
					
						
							|  |  |  | #define TTB_FLAGS_SMP	TTB_RGN_WBWA|TTB_S | 
					
						
							|  |  |  | #define PMD_FLAGS_SMP	PMD_SECT_WBWA|PMD_SECT_S | 
					
						
							| 
									
										
										
										
											2007-02-08 20:46:20 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | ENTRY(cpu_v6_proc_init) | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | ENTRY(cpu_v6_proc_fin) | 
					
						
							| 
									
										
										
										
											2005-10-19 23:00:56 +01:00
										 |  |  | 	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
 | 
					
						
							|  |  |  | 	bic	r0, r0, #0x1000			@ ...i............
 | 
					
						
							|  |  |  | 	bic	r0, r0, #0x0006			@ .............ca.
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  *	cpu_v6_reset(loc) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	Perform a soft reset of the system.  Put the CPU into the | 
					
						
							|  |  |  |  *	same state as it would be if it had been reset, and branch | 
					
						
							|  |  |  |  *	to what would be the reset vector. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	- loc   - location to jump to for soft reset | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 	.align	5
 | 
					
						
							| 
									
										
										
										
											2011-11-15 13:25:04 +00:00
										 |  |  | 	.pushsection	.idmap.text, "ax" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | ENTRY(cpu_v6_reset) | 
					
						
							| 
									
										
										
										
											2011-06-06 12:27:34 +01:00
										 |  |  | 	mrc	p15, 0, r1, c1, c0, 0		@ ctrl register
 | 
					
						
							|  |  |  | 	bic	r1, r1, #0x1			@ ...............m
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r1, c1, c0, 0		@ disable MMU
 | 
					
						
							|  |  |  | 	mov	r1, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r1, c7, c5, 4		@ ISB
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	r0 | 
					
						
							| 
									
										
										
										
											2011-11-15 13:25:04 +00:00
										 |  |  | ENDPROC(cpu_v6_reset) | 
					
						
							|  |  |  | 	.popsection | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  *	cpu_v6_do_idle() | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	Idle the processor (eg, wait for interrupt). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	IRQs are already disabled. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | ENTRY(cpu_v6_do_idle) | 
					
						
							| 
									
										
										
										
											2008-11-10 14:14:11 +00:00
										 |  |  | 	mov	r1, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r1, c7, c10, 4		@ DWB - WFI may enter a low-power mode
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, r1, c7, c0, 4		@ wait for interrupt
 | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | ENTRY(cpu_v6_dcache_clean_area) | 
					
						
							|  |  |  | 1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
 | 
					
						
							|  |  |  | 	add	r0, r0, #D_CACHE_LINE_SIZE | 
					
						
							|  |  |  | 	subs	r1, r1, #D_CACHE_LINE_SIZE | 
					
						
							|  |  |  | 	bhi	1b | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							| 
									
										
										
										
											2012-11-07 21:22:08 +01:00
										 |  |  |  *	cpu_v6_switch_mm(pgd_phys, tsk) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  *	Set the translation table base pointer to be pgd_phys | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	- pgd_phys - physical address of new TTB | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	It is assumed that: | 
					
						
							|  |  |  |  *	- we are not using split page tables | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | ENTRY(cpu_v6_switch_mm) | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mov	r2, #0 | 
					
						
							| 
									
										
										
										
											2013-02-11 12:25:05 +01:00
										 |  |  | 	mmid	r1, r1				@ get mm->context.id
 | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 	ALT_SMP(orr	r0, r0, #TTB_FLAGS_SMP) | 
					
						
							|  |  |  | 	ALT_UP(orr	r0, r0, #TTB_FLAGS_UP) | 
					
						
							| 
									
										
										
										
											2005-08-15 16:53:38 +01:00
										 |  |  | 	mcr	p15, 0, r2, c7, c5, 6		@ flush BTAC/BTB
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c2, c0, 0		@ set TTB 0
 | 
					
						
							| 
									
										
										
										
											2012-07-06 15:43:03 +01:00
										 |  |  | #ifdef CONFIG_PID_IN_CONTEXTIDR | 
					
						
							|  |  |  | 	mrc	p15, 0, r2, c13, c0, 1		@ read current context ID
 | 
					
						
							|  |  |  | 	bic	r2, r2, #0xff			@ extract the PID
 | 
					
						
							|  |  |  | 	and	r1, r1, #0xff | 
					
						
							|  |  |  | 	orr	r1, r1, r2			@ insert into new context ID
 | 
					
						
							|  |  |  | #endif | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, r1, c13, c0, 1		@ set context ID
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							| 
									
										
										
										
											2006-12-13 14:34:43 +00:00
										 |  |  |  *	cpu_v6_set_pte_ext(ptep, pte, ext) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  *	Set a level 2 translation table entry. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	- ptep  - pointer to level 2 translation table entry | 
					
						
							|  |  |  |  *		  (hardware version is stored at -1024 bytes) | 
					
						
							|  |  |  |  *	- pte   - PTE value to store | 
					
						
							| 
									
										
										
										
											2006-12-13 14:34:43 +00:00
										 |  |  |  *	- ext	- value for extended PTE bits | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2008-09-06 21:07:45 +01:00
										 |  |  | 	armv6_mt_table cpu_v6 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-12-13 14:34:43 +00:00
										 |  |  | ENTRY(cpu_v6_set_pte_ext) | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2008-09-06 21:07:45 +01:00
										 |  |  | 	armv6_set_pte_ext cpu_v6 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | /* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */ | 
					
						
							|  |  |  | .globl	cpu_v6_suspend_size
 | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | .equ	cpu_v6_suspend_size, 4 * 6 | 
					
						
							| 
									
										
										
										
											2013-04-08 11:44:57 +01:00
										 |  |  | #ifdef CONFIG_ARM_CPU_SUSPEND | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | ENTRY(cpu_v6_do_suspend) | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	stmfd	sp!, {r4 - r9, lr} | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	mrc	p15, 0, r4, c13, c0, 0	@ FCSE/PID
 | 
					
						
							| 
									
										
										
										
											2012-02-23 13:51:38 +00:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mrc	p15, 0, r5, c3, c0, 0	@ Domain ID
 | 
					
						
							|  |  |  | 	mrc	p15, 0, r6, c2, c0, 1	@ Translation table base 1
 | 
					
						
							| 
									
										
										
										
											2012-02-23 13:51:38 +00:00
										 |  |  | #endif | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mrc	p15, 0, r7, c1, c0, 1	@ auxiliary control register
 | 
					
						
							|  |  |  | 	mrc	p15, 0, r8, c1, c0, 2	@ co-processor access control
 | 
					
						
							|  |  |  | 	mrc	p15, 0, r9, c1, c0, 0	@ control register
 | 
					
						
							|  |  |  | 	stmia	r0, {r4 - r9} | 
					
						
							|  |  |  | 	ldmfd	sp!, {r4- r9, pc} | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | ENDPROC(cpu_v6_do_suspend) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | ENTRY(cpu_v6_do_resume) | 
					
						
							|  |  |  | 	mov	ip, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c14, 0	@ clean+invalidate D cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c5, 0	@ invalidate I cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c15, 0	@ clean+invalidate cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, ip, c7, c10, 4	@ drain write buffer
 | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mcr	p15, 0, ip, c13, c0, 1	@ set reserved context ID
 | 
					
						
							|  |  |  | 	ldmia	r0, {r4 - r9} | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	mcr	p15, 0, r4, c13, c0, 0	@ FCSE/PID
 | 
					
						
							| 
									
										
										
										
											2012-02-23 13:51:38 +00:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mcr	p15, 0, r5, c3, c0, 0	@ Domain ID
 | 
					
						
							| 
									
										
										
										
											2011-08-27 22:39:09 +01:00
										 |  |  | 	ALT_SMP(orr	r1, r1, #TTB_FLAGS_SMP) | 
					
						
							|  |  |  | 	ALT_UP(orr	r1, r1, #TTB_FLAGS_UP) | 
					
						
							|  |  |  | 	mcr	p15, 0, r1, c2, c0, 0	@ Translation table base 0
 | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mcr	p15, 0, r6, c2, c0, 1	@ Translation table base 1
 | 
					
						
							| 
									
										
										
										
											2012-02-23 13:51:38 +00:00
										 |  |  | 	mcr	p15, 0, ip, c2, c0, 2	@ TTB control register
 | 
					
						
							|  |  |  | #endif | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mcr	p15, 0, r7, c1, c0, 1	@ auxiliary control register
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r8, c1, c0, 2	@ co-processor access control
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	mcr	p15, 0, ip, c7, c5, 4	@ ISB
 | 
					
						
							| 
									
										
										
										
											2011-08-28 10:30:34 +01:00
										 |  |  | 	mov	r0, r9			@ control register
 | 
					
						
							| 
									
										
										
										
											2011-02-06 15:48:39 +00:00
										 |  |  | 	b	cpu_resume_mmu | 
					
						
							|  |  |  | ENDPROC(cpu_v6_do_resume) | 
					
						
							|  |  |  | #endif | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:46 +01:00
										 |  |  | 	string	cpu_v6_name, "ARMv6-compatible processor" | 
					
						
							| 
									
										
										
										
											2009-08-06 15:12:43 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.align | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  *	__v6_setup | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	Initialise TLB, Caches, and MMU state ready to switch the MMU | 
					
						
							|  |  |  |  *	on.  Return in r0 the new CP15 C1 control register setting. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	We automatically detect if we have a Harvard cache, and use the | 
					
						
							|  |  |  |  *	Harvard cache control instructions insead of the unified cache | 
					
						
							|  |  |  |  *	control instructions. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	This should be able to cover all ARMv6 cores. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *	It is assumed that: | 
					
						
							|  |  |  |  *	- cache type register is implemented | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | __v6_setup: | 
					
						
							| 
									
										
										
										
											2005-11-07 21:05:42 +00:00
										 |  |  | #ifdef CONFIG_SMP | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 	ALT_SMP(mrc	p15, 0, r0, c1, c0, 1)	@ Enable SMP/nAMP mode
 | 
					
						
							|  |  |  | 	ALT_UP(nop) | 
					
						
							| 
									
										
										
										
											2005-11-07 21:05:42 +00:00
										 |  |  | 	orr	r0, r0, #0x20 | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 	ALT_SMP(mcr	p15, 0, r0, c1, c0, 1) | 
					
						
							|  |  |  | 	ALT_UP(nop) | 
					
						
							| 
									
										
										
										
											2005-11-07 21:05:42 +00:00
										 |  |  | #endif | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mov	r0, #0 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c14, 0		@ clean+invalidate D cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c7, c15, 0		@ clean+invalidate cache
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #ifdef CONFIG_MMU | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mcr	p15, 0, r0, c8, c7, 0		@ invalidate I + D TLBs
 | 
					
						
							|  |  |  | 	mcr	p15, 0, r0, c2, c0, 2		@ TTB control register
 | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 	ALT_SMP(orr	r4, r4, #TTB_FLAGS_SMP) | 
					
						
							|  |  |  | 	ALT_UP(orr	r4, r4, #TTB_FLAGS_UP) | 
					
						
							| 
									
										
										
										
											2011-05-26 11:22:44 +01:00
										 |  |  | 	ALT_SMP(orr	r8, r8, #TTB_FLAGS_SMP) | 
					
						
							|  |  |  | 	ALT_UP(orr	r8, r8, #TTB_FLAGS_UP) | 
					
						
							|  |  |  | 	mcr	p15, 0, r8, c2, c0, 1		@ load TTB1
 | 
					
						
							| 
									
										
										
										
											2006-06-28 14:10:01 +01:00
										 |  |  | #endif /* CONFIG_MMU */ | 
					
						
							| 
									
										
										
										
											2014-02-07 19:12:20 +01:00
										 |  |  | 	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer and
 | 
					
						
							|  |  |  | 						@ complete invalidations
 | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	adr	r5, v6_crval | 
					
						
							|  |  |  | 	ldmia	r5, {r5, r6} | 
					
						
							| 
									
										
										
										
											2013-02-12 18:59:57 +00:00
										 |  |  |  ARM_BE8(orr	r6, r6, #1 << 25)		@ big-endian page tables
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	mrc	p15, 0, r0, c1, c0, 0		@ read control register
 | 
					
						
							|  |  |  | 	bic	r0, r0, r5			@ clear bits them
 | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	orr	r0, r0, r6			@ set them
 | 
					
						
							| 
									
										
										
										
											2011-08-15 11:04:41 +01:00
										 |  |  | #ifdef CONFIG_ARM_ERRATA_364296 | 
					
						
							|  |  |  | 	/* | 
					
						
							|  |  |  | 	 * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data | 
					
						
							|  |  |  | 	 * corruption with hit-under-miss enabled). The conditional code below | 
					
						
							|  |  |  | 	 * (setting the undocumented bit 31 in the auxiliary control register | 
					
						
							|  |  |  | 	 * and the FI bit in the control register) disables hit-under-miss | 
					
						
							|  |  |  | 	 * without putting the processor into full low interrupt latency mode. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	ldr	r6, =0x4107b362			@ id for ARM1136 r0p2
 | 
					
						
							|  |  |  | 	mrc	p15, 0, r5, c0, c0, 0		@ get processor id
 | 
					
						
							|  |  |  | 	teq	r5, r6				@ check for the faulty core
 | 
					
						
							|  |  |  | 	mrceq	p15, 0, r5, c1, c0, 1		@ load aux control reg
 | 
					
						
							|  |  |  | 	orreq	r5, r5, #(1 << 31)		@ set the undocumented bit 31
 | 
					
						
							|  |  |  | 	mcreq	p15, 0, r5, c1, c0, 1		@ write aux control reg
 | 
					
						
							|  |  |  | 	orreq	r0, r0, #(1 << 21)		@ low interrupt latency configuration
 | 
					
						
							|  |  |  | #endif | 
					
						
							| 
									
										
										
										
											2014-06-30 16:29:12 +01:00
										 |  |  | 	ret	lr				@ return to head.S:__ret
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* | 
					
						
							|  |  |  | 	 *         V X F   I D LR | 
					
						
							|  |  |  | 	 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM | 
					
						
							|  |  |  | 	 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced | 
					
						
							|  |  |  | 	 *         0 110       0011 1.00 .111 1101 < we want | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2006-06-29 15:09:57 +01:00
										 |  |  | 	.type	v6_crval, #object | 
					
						
							|  |  |  | v6_crval: | 
					
						
							|  |  |  | 	crval	clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-01 15:37:05 +01:00
										 |  |  | 	__INITDATA | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:46 +01:00
										 |  |  | 	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
 | 
					
						
							|  |  |  | 	define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-01 15:37:05 +01:00
										 |  |  | 	.section ".rodata" | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-23 17:25:46 +01:00
										 |  |  | 	string	cpu_arch_name, "armv6" | 
					
						
							|  |  |  | 	string	cpu_elf_name, "v6" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.align | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-09-20 16:35:03 +01:00
										 |  |  | 	.section ".proc.info.init", #alloc, #execinstr | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* | 
					
						
							|  |  |  | 	 * Match any ARMv6 processor core. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	.type	__v6_proc_info, #object | 
					
						
							|  |  |  | __v6_proc_info: | 
					
						
							|  |  |  | 	.long	0x0007b000
 | 
					
						
							|  |  |  | 	.long	0x0007f000
 | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 	ALT_SMP(.long \ | 
					
						
							|  |  |  | 		PMD_TYPE_SECT | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_WRITE | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_READ | \ | 
					
						
							|  |  |  | 		PMD_FLAGS_SMP) | 
					
						
							|  |  |  | 	ALT_UP(.long \ | 
					
						
							|  |  |  | 		PMD_TYPE_SECT | \ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		PMD_SECT_AP_WRITE | \ | 
					
						
							| 
									
										
										
										
											2009-11-01 17:44:24 +00:00
										 |  |  | 		PMD_SECT_AP_READ | \ | 
					
						
							| 
									
										
										
										
											2010-09-04 10:47:48 +01:00
										 |  |  | 		PMD_FLAGS_UP) | 
					
						
							| 
									
										
										
										
											2006-06-29 18:24:21 +01:00
										 |  |  | 	.long   PMD_TYPE_SECT | \ | 
					
						
							|  |  |  | 		PMD_SECT_XN | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_WRITE | \ | 
					
						
							|  |  |  | 		PMD_SECT_AP_READ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	b	__v6_setup | 
					
						
							|  |  |  | 	.long	cpu_arch_name
 | 
					
						
							|  |  |  | 	.long	cpu_elf_name
 | 
					
						
							| 
									
										
										
										
											2010-07-05 14:53:10 +01:00
										 |  |  | 	/* See also feat_v6_fixup() for HWCAP_TLS */ | 
					
						
							|  |  |  | 	.long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.long	cpu_v6_name
 | 
					
						
							|  |  |  | 	.long	v6_processor_functions
 | 
					
						
							|  |  |  | 	.long	v6wbi_tlb_fns
 | 
					
						
							|  |  |  | 	.long	v6_user_fns
 | 
					
						
							|  |  |  | 	.long	v6_cache_fns
 | 
					
						
							|  |  |  | 	.size	__v6_proc_info, . - __v6_proc_info |