| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org> | 
					
						
							|  |  |  |  * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com> | 
					
						
							|  |  |  |  * Copyright (c) 2007-2008 Matthew W. S. Bell  <mentor@madwifi.org> | 
					
						
							|  |  |  |  * Copyright (c) 2007-2008 Luis Rodriguez <mcgrof@winlab.rutgers.edu> | 
					
						
							|  |  |  |  * Copyright (c) 2007-2008 Pavel Roskin <proski@gnu.org> | 
					
						
							|  |  |  |  * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com> | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission to use, copy, modify, and distribute this software for any | 
					
						
							|  |  |  |  * purpose with or without fee is hereby granted, provided that the above | 
					
						
							|  |  |  |  * copyright notice and this permission notice appear in all copies. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES | 
					
						
							|  |  |  |  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF | 
					
						
							|  |  |  |  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR | 
					
						
							|  |  |  |  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES | 
					
						
							|  |  |  |  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN | 
					
						
							|  |  |  |  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF | 
					
						
							|  |  |  |  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************\
 | 
					
						
							|  |  |  | * Protocol Control Unit Functions * | 
					
						
							|  |  |  | \*********************************/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-09 22:43:17 -07:00
										 |  |  | #include <asm/unaligned.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | #include "ath5k.h"
 | 
					
						
							|  |  |  | #include "reg.h"
 | 
					
						
							|  |  |  | #include "debug.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * DOC: Protocol Control Unit (PCU) functions | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Protocol control unit is responsible to maintain various protocol | 
					
						
							|  |  |  |  * properties before a frame is send and after a frame is received to/from | 
					
						
							|  |  |  |  * baseband. To be more specific, PCU handles: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Buffering of RX and TX frames (after QCU/DCUs) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Encrypting and decrypting (using the built-in engine) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Generating ACKs, RTS/CTS frames | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Maintaining TSF | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - FCS | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Updating beacon data (with TSF etc) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Generating virtual CCA | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - RX/Multicast filtering | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - BSSID filtering | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * - Various statistics | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * -Different operating modes: AP, STA, IBSS | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Note: Most of these functions can be tweaked/bypassed so you can do | 
					
						
							|  |  |  |  * them on sw above for debugging or research. For more infos check out PCU | 
					
						
							|  |  |  |  * registers on reg.h. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * DOC: ACK rates | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-07-09 00:17:51 -04:00
										 |  |  |  * AR5212+ can use higher rates for ack transmission | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * based on current tx rate instead of the base rate. | 
					
						
							|  |  |  |  * It does this to better utilize channel usage. | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * There is a mapping between G rates (that cover both | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * CCK and OFDM) and ack rates that we use when setting | 
					
						
							|  |  |  |  * rate -> duration table. This mapping is hw-based so | 
					
						
							|  |  |  |  * don't change anything. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * To enable this functionality we must set | 
					
						
							|  |  |  |  * ah->ah_ack_bitrate_high to true else base rate is | 
					
						
							|  |  |  |  * used (1Mb for CCK, 6Mb for OFDM). | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static const unsigned int ack_rates_high[] = | 
					
						
							|  |  |  | /* Tx	-> ACK	*/ | 
					
						
							|  |  |  | /* 1Mb	-> 1Mb	*/	{ 0, | 
					
						
							|  |  |  | /* 2MB	-> 2Mb	*/	1, | 
					
						
							|  |  |  | /* 5.5Mb -> 2Mb	*/	1, | 
					
						
							|  |  |  | /* 11Mb	-> 2Mb	*/	1, | 
					
						
							|  |  |  | /* 6Mb	-> 6Mb	*/	4, | 
					
						
							|  |  |  | /* 9Mb	-> 6Mb	*/	4, | 
					
						
							|  |  |  | /* 12Mb	-> 12Mb	*/	6, | 
					
						
							|  |  |  | /* 18Mb	-> 12Mb	*/	6, | 
					
						
							|  |  |  | /* 24Mb	-> 24Mb	*/	8, | 
					
						
							|  |  |  | /* 36Mb	-> 24Mb	*/	8, | 
					
						
							|  |  |  | /* 48Mb	-> 24Mb	*/	8, | 
					
						
							|  |  |  | /* 54Mb	-> 24Mb	*/	8 }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /*******************\
 | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | * Helper functions * | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | \*******************/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_get_frame_duration() - Get tx time of a frame | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @len: Frame's length in bytes | 
					
						
							|  |  |  |  * @rate: The @struct ieee80211_rate | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * @shortpre: Indicate short preample | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Calculate tx duration of a frame given it's rate and length | 
					
						
							|  |  |  |  * It extends ieee80211_generic_frame_duration for non standard | 
					
						
							|  |  |  |  * bwmodes. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | int | 
					
						
							| 
									
										
										
										
											2012-04-11 08:47:56 +02:00
										 |  |  | ath5k_hw_get_frame_duration(struct ath5k_hw *ah, enum ieee80211_band band, | 
					
						
							| 
									
										
										
										
											2011-04-09 23:10:19 +02:00
										 |  |  | 		int len, struct ieee80211_rate *rate, bool shortpre) | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	int sifs, preamble, plcp_bits, sym_time; | 
					
						
							|  |  |  | 	int bitrate, bits, symbols, symbol_bits; | 
					
						
							|  |  |  | 	int dur; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Fallback */ | 
					
						
							|  |  |  | 	if (!ah->ah_bwmode) { | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 		__le16 raw_dur = ieee80211_generic_frame_duration(ah->hw, | 
					
						
							| 
									
										
										
										
											2012-04-11 08:47:56 +02:00
										 |  |  | 					NULL, band, len, rate); | 
					
						
							| 
									
										
										
										
											2011-04-09 23:10:19 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* subtract difference between long and short preamble */ | 
					
						
							|  |  |  | 		dur = le16_to_cpu(raw_dur); | 
					
						
							|  |  |  | 		if (shortpre) | 
					
						
							|  |  |  | 			dur -= 96; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		return dur; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bitrate = rate->bitrate; | 
					
						
							|  |  |  | 	preamble = AR5K_INIT_OFDM_PREAMPLE_TIME; | 
					
						
							|  |  |  | 	plcp_bits = AR5K_INIT_OFDM_PLCP_BITS; | 
					
						
							|  |  |  | 	sym_time = AR5K_INIT_OFDM_SYMBOL_TIME; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (ah->ah_bwmode) { | 
					
						
							|  |  |  | 	case AR5K_BWMODE_40MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_TURBO; | 
					
						
							|  |  |  | 		preamble = AR5K_INIT_OFDM_PREAMBLE_TIME_MIN; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_10MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_HALF_RATE; | 
					
						
							|  |  |  | 		preamble *= 2; | 
					
						
							|  |  |  | 		sym_time *= 2; | 
					
						
							| 
									
										
										
										
											2013-08-14 08:01:36 +02:00
										 |  |  | 		bitrate = DIV_ROUND_UP(bitrate, 2); | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_5MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_QUARTER_RATE; | 
					
						
							|  |  |  | 		preamble *= 4; | 
					
						
							|  |  |  | 		sym_time *= 4; | 
					
						
							| 
									
										
										
										
											2013-08-14 08:01:36 +02:00
										 |  |  | 		bitrate = DIV_ROUND_UP(bitrate, 4); | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_DEFAULT_BG; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bits = plcp_bits + (len << 3); | 
					
						
							|  |  |  | 	/* Bit rate is in 100Kbits */ | 
					
						
							|  |  |  | 	symbol_bits = bitrate * sym_time; | 
					
						
							|  |  |  | 	symbols = DIV_ROUND_UP(bits * 10, symbol_bits); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	dur = sifs + preamble + (sym_time * symbols); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return dur; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_get_default_slottime() - Get the default slot time for current mode | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | unsigned int | 
					
						
							|  |  |  | ath5k_hw_get_default_slottime(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 	struct ieee80211_channel *channel = ah->ah_current_channel; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	unsigned int slot_time; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	switch (ah->ah_bwmode) { | 
					
						
							|  |  |  | 	case AR5K_BWMODE_40MHZ: | 
					
						
							|  |  |  | 		slot_time = AR5K_INIT_SLOT_TIME_TURBO; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_10MHZ: | 
					
						
							|  |  |  | 		slot_time = AR5K_INIT_SLOT_TIME_HALF_RATE; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_5MHZ: | 
					
						
							|  |  |  | 		slot_time = AR5K_INIT_SLOT_TIME_QUARTER_RATE; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_DEFAULT: | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2011-04-09 23:10:21 +02:00
										 |  |  | 		slot_time = AR5K_INIT_SLOT_TIME_DEFAULT; | 
					
						
							| 
									
										
										
										
											2011-07-23 09:29:09 -04:00
										 |  |  | 		if ((channel->hw_value == AR5K_MODE_11B) && !ah->ah_short_slot) | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 			slot_time = AR5K_INIT_SLOT_TIME_B; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	return slot_time; | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_get_default_sifs() - Get the default SIFS for current mode | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | unsigned int | 
					
						
							|  |  |  | ath5k_hw_get_default_sifs(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct ieee80211_channel *channel = ah->ah_current_channel; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	unsigned int sifs; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	switch (ah->ah_bwmode) { | 
					
						
							|  |  |  | 	case AR5K_BWMODE_40MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_TURBO; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_10MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_HALF_RATE; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_5MHZ: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_QUARTER_RATE; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AR5K_BWMODE_DEFAULT: | 
					
						
							|  |  |  | 		sifs = AR5K_INIT_SIFS_DEFAULT_BG; | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2011-07-23 09:29:09 -04:00
										 |  |  | 		if (channel->band == IEEE80211_BAND_5GHZ) | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 			sifs = AR5K_INIT_SIFS_DEFAULT_A; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:09:11 +02:00
										 |  |  | 	return sifs; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_update_mib_counters() - Update MIB counters (mac layer statistics) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-03-25 14:49:36 +09:00
										 |  |  |  * Reads MIB counters from PCU and updates sw statistics. Is called after a | 
					
						
							|  |  |  |  * MIB interrupt, because one of these counters might have reached their maximum | 
					
						
							|  |  |  |  * and triggered the MIB interrupt, to let us read and clear the counter. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * NOTE: Is called in interrupt context! | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_update_mib_counters(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 	struct ath5k_statistics *stats = &ah->stats; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Read-And-Clear */ | 
					
						
							| 
									
										
										
										
											2010-03-25 14:49:36 +09:00
										 |  |  | 	stats->ack_fail += ath5k_hw_reg_read(ah, AR5K_ACK_FAIL); | 
					
						
							|  |  |  | 	stats->rts_fail += ath5k_hw_reg_read(ah, AR5K_RTS_FAIL); | 
					
						
							|  |  |  | 	stats->rts_ok += ath5k_hw_reg_read(ah, AR5K_RTS_OK); | 
					
						
							|  |  |  | 	stats->fcs_error += ath5k_hw_reg_read(ah, AR5K_FCS_FAIL); | 
					
						
							|  |  |  | 	stats->beacons += ath5k_hw_reg_read(ah, AR5K_BEACON_CNT); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /******************\
 | 
					
						
							|  |  |  | * ACK/CTS Timeouts * | 
					
						
							|  |  |  | \******************/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_write_rate_duration() - Fill rate code to duration table | 
					
						
							|  |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Write the rate code to duration table upon hw reset. This is a helper for | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * ath5k_hw_pcu_init(). It seems all this is doing is setting an ACK timeout on | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * the hardware, based on current mode, for each rate. The rates which are | 
					
						
							|  |  |  |  * capable of short preamble (802.11b rates 2Mbps, 5.5Mbps, and 11Mbps) have | 
					
						
							|  |  |  |  * different rate code so we write their value twice (one for long preamble | 
					
						
							|  |  |  |  * and one for short). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Note: Band doesn't matter here, if we set the values for OFDM it works | 
					
						
							|  |  |  |  * on both a and g modes. So all we have to do is set values for all g rates | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  |  * that include all OFDM and CCK rates. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | static inline void | 
					
						
							|  |  |  | ath5k_hw_write_rate_duration(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct ieee80211_rate *rate; | 
					
						
							|  |  |  | 	unsigned int i; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 	/* 802.11g covers both OFDM and CCK */ | 
					
						
							|  |  |  | 	u8 band = IEEE80211_BAND_2GHZ; | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Write rate duration table */ | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 	for (i = 0; i < ah->sbands[band].n_bitrates; i++) { | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 		u32 reg; | 
					
						
							|  |  |  | 		u16 tx_time; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		if (ah->ah_ack_bitrate_high) | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 			rate = &ah->sbands[band].bitrates[ack_rates_high[i]]; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		/* CCK -> 1Mb */ | 
					
						
							|  |  |  | 		else if (i < 4) | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 			rate = &ah->sbands[band].bitrates[0]; | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		/* OFDM -> 6Mb */ | 
					
						
							|  |  |  | 		else | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 			rate = &ah->sbands[band].bitrates[4]; | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* Set ACK timeout */ | 
					
						
							|  |  |  | 		reg = AR5K_RATE_DUR(rate->hw_value); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* An ACK frame consists of 10 bytes. If you add the FCS,
 | 
					
						
							|  |  |  | 		 * which ieee80211_generic_frame_duration() adds, | 
					
						
							|  |  |  | 		 * its 14 bytes. Note we use the control rate and not the | 
					
						
							|  |  |  | 		 * actual rate for this rate. See mac80211 tx.c | 
					
						
							|  |  |  | 		 * ieee80211_duration() for a brief description of | 
					
						
							|  |  |  | 		 * what rate we should choose to TX ACKs. */ | 
					
						
							| 
									
										
										
										
											2012-04-11 08:47:56 +02:00
										 |  |  | 		tx_time = ath5k_hw_get_frame_duration(ah, band, 10, | 
					
						
							|  |  |  | 					rate, false); | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 		ath5k_hw_reg_write(ah, tx_time, reg); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (!(rate->flags & IEEE80211_RATE_SHORT_PREAMBLE)) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-11 08:47:56 +02:00
										 |  |  | 		tx_time = ath5k_hw_get_frame_duration(ah, band, 10, rate, true); | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 		ath5k_hw_reg_write(ah, tx_time, | 
					
						
							|  |  |  | 			reg + (AR5K_SET_SHORT_PREAMBLE << 2)); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_ack_timeout() - Set ACK timeout on PCU | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @timeout: Timeout in usec | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | static int | 
					
						
							|  |  |  | ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:50 +01:00
										 |  |  | 	if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_ACK)) | 
					
						
							|  |  |  | 			<= timeout) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_ACK, | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:50 +01:00
										 |  |  | 		ath5k_hw_htoclock(ah, timeout)); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_cts_timeout() - Set CTS timeout on PCU | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @timeout: Timeout in usec | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | static int | 
					
						
							|  |  |  | ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:50 +01:00
										 |  |  | 	if (ath5k_hw_clocktoh(ah, AR5K_REG_MS(0xffffffff, AR5K_TIME_OUT_CTS)) | 
					
						
							|  |  |  | 			<= timeout) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	AR5K_REG_WRITE_BITS(ah, AR5K_TIME_OUT, AR5K_TIME_OUT_CTS, | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:50 +01:00
										 |  |  | 			ath5k_hw_htoclock(ah, timeout)); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | /*******************\
 | 
					
						
							|  |  |  | * RX filter Control * | 
					
						
							|  |  |  | \*******************/ | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_lladdr() - Set station id | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * @mac: The card's mac address (array of octets) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Set station id on hw using the provided mac address | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | int | 
					
						
							|  |  |  | ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-09-10 10:51:33 -07:00
										 |  |  | 	struct ath_common *common = ath5k_hw_common(ah); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	u32 low_id, high_id; | 
					
						
							| 
									
										
										
										
											2008-11-26 16:17:11 -05:00
										 |  |  | 	u32 pcu_reg; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Set new station ID */ | 
					
						
							| 
									
										
										
										
											2009-09-10 10:51:33 -07:00
										 |  |  | 	memcpy(common->macaddr, mac, ETH_ALEN); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-26 16:17:11 -05:00
										 |  |  | 	pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-09 22:43:17 -07:00
										 |  |  | 	low_id = get_unaligned_le32(mac); | 
					
						
							|  |  |  | 	high_id = get_unaligned_le16(mac + 4); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0); | 
					
						
							| 
									
										
										
										
											2008-11-26 16:17:11 -05:00
										 |  |  | 	ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_bssid() - Set current BSSID on hw | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-08-15 13:03:10 -04:00
										 |  |  |  * Sets the current BSSID and BSSID mask we have from the | 
					
						
							|  |  |  |  * common struct into the hardware | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_bssid(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-09-10 10:51:33 -07:00
										 |  |  | 	struct ath_common *common = ath5k_hw_common(ah); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	u16 tim_offset = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2010-08-15 13:03:10 -04:00
										 |  |  | 	 * Set BSSID mask on 5212 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:29 -04:00
										 |  |  | 	if (ah->ah_version == AR5K_AR5212) | 
					
						
							|  |  |  | 		ath_hw_setbssidmask(common); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2010-08-15 13:03:10 -04:00
										 |  |  | 	 * Set BSSID | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:32 -04:00
										 |  |  | 	ath5k_hw_reg_write(ah, | 
					
						
							|  |  |  | 			   get_unaligned_le32(common->curbssid), | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:33 -04:00
										 |  |  | 			   AR5K_BSS_ID0); | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:32 -04:00
										 |  |  | 	ath5k_hw_reg_write(ah, | 
					
						
							|  |  |  | 			   get_unaligned_le16(common->curbssid + 4) | | 
					
						
							|  |  |  | 			   ((common->curaid & 0x3fff) << AR5K_BSS_ID1_AID_S), | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:33 -04:00
										 |  |  | 			   AR5K_BSS_ID1); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:31 -04:00
										 |  |  | 	if (common->curaid == 0) { | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		ath5k_hw_disable_pspoll(ah); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	AR5K_REG_WRITE_BITS(ah, AR5K_BEACON, AR5K_BEACON_TIM, | 
					
						
							| 
									
										
										
										
											2009-10-06 20:44:32 -04:00
										 |  |  | 			    tim_offset ? tim_offset + 4 : 0); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	ath5k_hw_enable_pspoll(ah, NULL, 0); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * ath5k_hw_set_bssid_mask() - Filter out bssids we listen | 
					
						
							|  |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @mask: The BSSID mask to set (array of octets) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * BSSID masking is a method used by AR5212 and newer hardware to inform PCU | 
					
						
							|  |  |  |  * which bits of the interface's MAC address should be looked at when trying | 
					
						
							|  |  |  |  * to decide which packets to ACK. In station mode and AP mode with a single | 
					
						
							|  |  |  |  * BSS every bit matters since we lock to only one BSS. In AP mode with | 
					
						
							|  |  |  |  * multiple BSSes (virtual interfaces) not every bit matters because hw must | 
					
						
							|  |  |  |  * accept frames for all BSSes and so we tweak some bits of our mac address | 
					
						
							|  |  |  |  * in order to have multiple BSSes. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * For more information check out ../hw.c of the common ath module. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-09-10 10:51:33 -07:00
										 |  |  | 	struct ath_common *common = ath5k_hw_common(ah); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	/* Cache bssid mask so that we can restore it
 | 
					
						
							|  |  |  | 	 * on reset */ | 
					
						
							| 
									
										
										
										
											2009-09-10 10:51:33 -07:00
										 |  |  | 	memcpy(common->bssidmask, mask, ETH_ALEN); | 
					
						
							| 
									
										
										
										
											2009-09-10 17:52:45 -07:00
										 |  |  | 	if (ah->ah_version == AR5K_AR5212) | 
					
						
							|  |  |  | 		ath_hw_setbssidmask(common); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * ath5k_hw_set_mcast_filter() - Set multicast filter | 
					
						
							|  |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @filter0: Lower 32bits of muticast filter | 
					
						
							|  |  |  |  * @filter1: Higher 16bits of multicast filter | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, filter0, AR5K_MCAST_FILTER0); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, filter1, AR5K_MCAST_FILTER1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_get_rx_filter() - Get current rx filter | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Returns the RX filter by reading rx filter and | 
					
						
							|  |  |  |  * phy error filter registers. RX filter is used | 
					
						
							|  |  |  |  * to set the allowed frame types that PCU will accept | 
					
						
							|  |  |  |  * and pass to the driver. For a list of frame types | 
					
						
							|  |  |  |  * check out reg.h. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | u32 | 
					
						
							|  |  |  | ath5k_hw_get_rx_filter(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 data, filter = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	filter = ath5k_hw_reg_read(ah, AR5K_RX_FILTER); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*Radar detection for 5212*/ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212) { | 
					
						
							|  |  |  | 		data = ath5k_hw_reg_read(ah, AR5K_PHY_ERR_FIL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (data & AR5K_PHY_ERR_FIL_RADAR) | 
					
						
							|  |  |  | 			filter |= AR5K_RX_FILTER_RADARERR; | 
					
						
							|  |  |  | 		if (data & (AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK)) | 
					
						
							|  |  |  | 			filter |= AR5K_RX_FILTER_PHYERR; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return filter; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_rx_filter() - Set rx filter | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @filter: RX filter mask (see reg.h) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Sets RX filter register and also handles PHY error filter | 
					
						
							|  |  |  |  * register on 5212 and newer chips so that we have proper PHY | 
					
						
							|  |  |  |  * error reporting. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 data = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set PHY error filter register on 5212*/ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212) { | 
					
						
							|  |  |  | 		if (filter & AR5K_RX_FILTER_RADARERR) | 
					
						
							|  |  |  | 			data |= AR5K_PHY_ERR_FIL_RADAR; | 
					
						
							|  |  |  | 		if (filter & AR5K_RX_FILTER_PHYERR) | 
					
						
							|  |  |  | 			data |= AR5K_PHY_ERR_FIL_OFDM | AR5K_PHY_ERR_FIL_CCK; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2011-03-30 22:57:33 -03:00
										 |  |  | 	 * The AR5210 uses promiscuous mode to detect radar activity | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	 */ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5210 && | 
					
						
							|  |  |  | 			(filter & AR5K_RX_FILTER_RADARERR)) { | 
					
						
							|  |  |  | 		filter &= ~AR5K_RX_FILTER_RADARERR; | 
					
						
							|  |  |  | 		filter |= AR5K_RX_FILTER_PROM; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	/*Zero length DMA (phy error reporting) */ | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	if (data) | 
					
						
							|  |  |  | 		AR5K_REG_ENABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		AR5K_REG_DISABLE_BITS(ah, AR5K_RXCFG, AR5K_RXCFG_ZLFDMA); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*Write RX Filter register*/ | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, filter & 0xff, AR5K_RX_FILTER); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*Write PHY error filter register on 5212*/ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212) | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, data, AR5K_PHY_ERR_FIL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /****************\
 | 
					
						
							|  |  |  | * Beacon control * | 
					
						
							|  |  |  | \****************/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-04-16 00:07:26 +02:00
										 |  |  | #define ATH5K_MAX_TSF_READ 10
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_get_tsf64() - Get the full 64bit TSF | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Returns the current TSF | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | u64 | 
					
						
							|  |  |  | ath5k_hw_get_tsf64(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-04-16 00:07:26 +02:00
										 |  |  | 	u32 tsf_lower, tsf_upper1, tsf_upper2; | 
					
						
							|  |  |  | 	int i; | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:32 +09:00
										 |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* This code is time critical - we don't want to be interrupted here */ | 
					
						
							|  |  |  | 	local_irq_save(flags); | 
					
						
							| 
									
										
										
										
											2010-04-16 00:07:26 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * While reading TSF upper and then lower part, the clock is still | 
					
						
							|  |  |  | 	 * counting (or jumping in case of IBSS merge) so we might get | 
					
						
							|  |  |  | 	 * inconsistent values. To avoid this, we read the upper part again | 
					
						
							|  |  |  | 	 * and check it has not been changed. We make the hypothesis that a | 
					
						
							|  |  |  | 	 * maximum of 3 changes can happens in a row (we use 10 as a safe | 
					
						
							|  |  |  | 	 * value). | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * Impact on performance is pretty small, since in most cases, only | 
					
						
							|  |  |  | 	 * 3 register reads are needed. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	tsf_upper1 = ath5k_hw_reg_read(ah, AR5K_TSF_U32); | 
					
						
							|  |  |  | 	for (i = 0; i < ATH5K_MAX_TSF_READ; i++) { | 
					
						
							|  |  |  | 		tsf_lower = ath5k_hw_reg_read(ah, AR5K_TSF_L32); | 
					
						
							|  |  |  | 		tsf_upper2 = ath5k_hw_reg_read(ah, AR5K_TSF_U32); | 
					
						
							|  |  |  | 		if (tsf_upper2 == tsf_upper1) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		tsf_upper1 = tsf_upper2; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:32 +09:00
										 |  |  | 	local_irq_restore(flags); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-07 18:14:13 -04:00
										 |  |  | 	WARN_ON(i == ATH5K_MAX_TSF_READ); | 
					
						
							| 
									
										
										
										
											2010-04-16 00:07:26 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-07 18:13:30 -04:00
										 |  |  | 	return ((u64)tsf_upper1 << 32) | tsf_lower; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | #undef ATH5K_MAX_TSF_READ
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-23 05:39:13 +01:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_tsf64() - Set a new 64bit TSF | 
					
						
							| 
									
										
										
										
											2009-01-23 05:39:13 +01:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @tsf64: The new 64bit TSF | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Sets the new TSF | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64) | 
					
						
							| 
									
										
										
										
											2009-01-23 05:39:13 +01:00
										 |  |  | { | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, tsf64 & 0xffffffff, AR5K_TSF_L32); | 
					
						
							| 
									
										
										
										
											2009-03-02 23:29:48 +01:00
										 |  |  | 	ath5k_hw_reg_write(ah, (tsf64 >> 32) & 0xffffffff, AR5K_TSF_U32); | 
					
						
							| 
									
										
										
										
											2009-01-23 05:39:13 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_reset_tsf() - Force a TSF reset | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Forces a TSF reset on PCU | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_reset_tsf(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-09-28 12:09:43 -04:00
										 |  |  | 	u32 val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	val = ath5k_hw_reg_read(ah, AR5K_BEACON) | AR5K_BEACON_RESET_TSF; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Each write to the RESET_TSF bit toggles a hardware internal | 
					
						
							|  |  |  | 	 * signal to reset TSF, but if left high it will cause a TSF reset | 
					
						
							|  |  |  | 	 * on the next chip reset as well.  Thus we always write the value | 
					
						
							|  |  |  | 	 * twice to clear the signal. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, val, AR5K_BEACON); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, val, AR5K_BEACON); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * ath5k_hw_init_beacon_timers() - Initialize beacon timers | 
					
						
							|  |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @next_beacon: Next TBTT | 
					
						
							|  |  |  |  * @interval: Current beacon interval | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This function is used to initialize beacon timers based on current | 
					
						
							|  |  |  |  * operation mode and settings. | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_init_beacon_timers(struct ath5k_hw *ah, u32 next_beacon, u32 interval) | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 timer1, timer2, timer3; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set the additional timers by mode | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 	switch (ah->opmode) { | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	case NL80211_IFTYPE_MONITOR: | 
					
						
							| 
									
										
										
										
											2008-09-11 00:01:58 +02:00
										 |  |  | 	case NL80211_IFTYPE_STATION: | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 		/* In STA mode timer1 is used as next wakeup
 | 
					
						
							|  |  |  | 		 * timer and timer2 as next CFP duration start | 
					
						
							|  |  |  | 		 * timer. Both in 1/8TUs. */ | 
					
						
							|  |  |  | 		/* TODO: PCF handling */ | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		if (ah->ah_version == AR5K_AR5210) { | 
					
						
							|  |  |  | 			timer1 = 0xffffffff; | 
					
						
							|  |  |  | 			timer2 = 0xffffffff; | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			timer1 = 0x0000ffff; | 
					
						
							|  |  |  | 			timer2 = 0x0007ffff; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 		/* Mark associated AP as PCF incapable for now */ | 
					
						
							|  |  |  | 		AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PCF); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	case NL80211_IFTYPE_ADHOC: | 
					
						
							|  |  |  | 		AR5K_REG_ENABLE_BITS(ah, AR5K_TXCFG, AR5K_TXCFG_ADHOC_BCN_ATIM); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 		/* On non-STA modes timer1 is used as next DMA
 | 
					
						
							|  |  |  | 		 * beacon alert (DBA) timer and timer2 as next | 
					
						
							|  |  |  | 		 * software beacon alert. Both in 1/8TUs. */ | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 		timer1 = (next_beacon - AR5K_TUNE_DMA_BEACON_RESP) << 3; | 
					
						
							|  |  |  | 		timer2 = (next_beacon - AR5K_TUNE_SW_BEACON_RESP) << 3; | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	/* Timer3 marks the end of our ATIM window
 | 
					
						
							|  |  |  | 	 * a zero length window is not allowed because | 
					
						
							|  |  |  | 	 * we 'll get no beacons */ | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:16 +09:00
										 |  |  | 	timer3 = next_beacon + 1; | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set the beacon register and enable all timers. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-06-12 16:09:53 -07:00
										 |  |  | 	/* When in AP or Mesh Point mode zero timer0 to start TSF */ | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 	if (ah->opmode == NL80211_IFTYPE_AP || | 
					
						
							|  |  |  | 	    ah->opmode == NL80211_IFTYPE_MESH_POINT) | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 		ath5k_hw_reg_write(ah, 0, AR5K_TIMER0); | 
					
						
							| 
									
										
										
										
											2009-04-30 15:55:47 -04:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, next_beacon, AR5K_TIMER0); | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	ath5k_hw_reg_write(ah, timer1, AR5K_TIMER1); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, timer2, AR5K_TIMER2); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, timer3, AR5K_TIMER3); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	/* Force a TSF reset if requested and enable beacons */ | 
					
						
							|  |  |  | 	if (interval & AR5K_BEACON_RESET_TSF) | 
					
						
							|  |  |  | 		ath5k_hw_reset_tsf(ah); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | 	ath5k_hw_reg_write(ah, interval & (AR5K_BEACON_PERIOD | | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 					AR5K_BEACON_ENABLE), | 
					
						
							|  |  |  | 						AR5K_BEACON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Flush any pending BMISS interrupts on ISR by
 | 
					
						
							|  |  |  | 	 * performing a clear-on-write operation on PISR | 
					
						
							|  |  |  | 	 * register for the BMISS bit (writing a bit on | 
					
						
							| 
									
										
										
										
											2011-07-09 00:17:51 -04:00
										 |  |  | 	 * ISR toggles a reset for that bit and leaves | 
					
						
							|  |  |  | 	 * the remaining bits intact) */ | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	if (ah->ah_version == AR5K_AR5210) | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_ISR); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, AR5K_ISR_BMISS, AR5K_PISR); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-09 00:17:51 -04:00
										 |  |  | 	/* TODO: Set enhanced sleep registers on AR5212
 | 
					
						
							| 
									
										
										
										
											2008-10-29 04:28:28 +02:00
										 |  |  | 	 * based on vif->bss_conf params, until then | 
					
						
							|  |  |  | 	 * disable power save reporting.*/ | 
					
						
							|  |  |  | 	AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, AR5K_STA_ID1_PWR_SV); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-29 22:45:39 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_check_timer_win() - Check if timer B is timer A + window | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  |  * @a: timer a (before b) | 
					
						
							|  |  |  |  * @b: timer b (after a) | 
					
						
							|  |  |  |  * @window: difference between a and b | 
					
						
							|  |  |  |  * @intval: timers are increased by this interval | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This helper function checks if timer B is timer A + window and covers | 
					
						
							|  |  |  |  * cases where timer A or B might have already been updated or wrapped | 
					
						
							|  |  |  |  * around (Timers are 16 bit). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Returns true if O.K. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static inline bool | 
					
						
							|  |  |  | ath5k_check_timer_win(int a, int b, int window, int intval) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * 1.) usually B should be A + window | 
					
						
							|  |  |  | 	 * 2.) A already updated, B not updated yet | 
					
						
							|  |  |  | 	 * 3.) A already updated and has wrapped around | 
					
						
							|  |  |  | 	 * 4.) B has wrapped around | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if ((b - a == window) ||				/* 1.) */ | 
					
						
							|  |  |  | 	    (a - b == intval - window) ||			/* 2.) */ | 
					
						
							|  |  |  | 	    ((a | 0x10000) - b == intval - window) ||		/* 3.) */ | 
					
						
							|  |  |  | 	    ((b | 0x10000) - a == window))			/* 4.) */ | 
					
						
							|  |  |  | 		return true; /* O.K. */ | 
					
						
							|  |  |  | 	return false; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_check_beacon_timers() - Check if the beacon timers are correct | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @intval: beacon interval | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * This is a workaround for IBSS mode | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  |  * | 
					
						
							|  |  |  |  * The need for this function arises from the fact that we have 4 separate | 
					
						
							|  |  |  |  * HW timer registers (TIMER0 - TIMER3), which are closely related to the | 
					
						
							|  |  |  |  * next beacon target time (NBTT), and that the HW updates these timers | 
					
						
							| 
									
										
										
										
											2011-03-30 22:57:33 -03:00
										 |  |  |  * separately based on the current TSF value. The hardware increments each | 
					
						
							|  |  |  |  * timer by the beacon interval, when the local TSF converted to TU is equal | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  |  * to the value stored in the timer. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The reception of a beacon with the same BSSID can update the local HW TSF | 
					
						
							|  |  |  |  * at any time - this is something we can't avoid. If the TSF jumps to a | 
					
						
							|  |  |  |  * time which is later than the time stored in a timer, this timer will not | 
					
						
							|  |  |  |  * be updated until the TSF in TU wraps around at 16 bit (the size of the | 
					
						
							|  |  |  |  * timers) and reaches the time which is stored in the timer. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The problem is that these timers are closely related to TIMER0 (NBTT) and | 
					
						
							|  |  |  |  * that they define a time "window". When the TSF jumps between two timers | 
					
						
							|  |  |  |  * (e.g. ATIM and NBTT), the one in the past will be left behind (not | 
					
						
							|  |  |  |  * updated), while the one in the future will be updated every beacon | 
					
						
							|  |  |  |  * interval. This causes the window to get larger, until the TSF wraps | 
					
						
							|  |  |  |  * around as described above and the timer which was left behind gets | 
					
						
							|  |  |  |  * updated again. But - because the beacon interval is usually not an exact | 
					
						
							|  |  |  |  * divisor of the size of the timers (16 bit), an unwanted "window" between | 
					
						
							|  |  |  |  * these timers has developed! | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This is especially important with the ATIM window, because during | 
					
						
							|  |  |  |  * the ATIM window only ATIM frames and no data frames are allowed to be | 
					
						
							|  |  |  |  * sent, which creates transmission pauses after each beacon. This symptom | 
					
						
							|  |  |  |  * has been described as "ramping ping" because ping times increase linearly | 
					
						
							|  |  |  |  * for some time and then drop down again. A wrong window on the DMA beacon | 
					
						
							|  |  |  |  * timer has the same effect, so we check for these two conditions. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Returns true if O.K. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | bool | 
					
						
							|  |  |  | ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int nbtt, atim, dma; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	nbtt = ath5k_hw_reg_read(ah, AR5K_TIMER0); | 
					
						
							|  |  |  | 	atim = ath5k_hw_reg_read(ah, AR5K_TIMER3); | 
					
						
							|  |  |  | 	dma = ath5k_hw_reg_read(ah, AR5K_TIMER1) >> 3; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* NOTE: SWBA is different. Having a wrong window there does not
 | 
					
						
							| 
									
										
										
										
											2011-07-09 00:17:51 -04:00
										 |  |  | 	 * stop us from sending data and this condition is caught by | 
					
						
							| 
									
										
										
										
											2010-09-27 12:22:21 +09:00
										 |  |  | 	 * other means (SWBA interrupt) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (ath5k_check_timer_win(nbtt, atim, 1, intval) && | 
					
						
							|  |  |  | 	    ath5k_check_timer_win(dma, nbtt, AR5K_TUNE_DMA_BEACON_RESP, | 
					
						
							|  |  |  | 				  intval)) | 
					
						
							|  |  |  | 		return true; /* O.K. */ | 
					
						
							|  |  |  | 	return false; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_coverage_class() - Set IEEE 802.11 coverage class | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @coverage_class: IEEE 802.11 coverage class number | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-11-23 21:19:45 +02:00
										 |  |  |  * Sets IFS intervals and ACK/CTS timeouts for given coverage class. | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class) | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* As defined by IEEE 802.11-2007 17.3.8.6 */ | 
					
						
							|  |  |  | 	int slot_time = ath5k_hw_get_default_slottime(ah) + 3 * coverage_class; | 
					
						
							|  |  |  | 	int ack_timeout = ath5k_hw_get_default_sifs(ah) + slot_time; | 
					
						
							|  |  |  | 	int cts_timeout = ack_timeout; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:19:45 +02:00
										 |  |  | 	ath5k_hw_set_ifs_intervals(ah, slot_time); | 
					
						
							| 
									
										
										
										
											2009-12-21 22:50:51 +01:00
										 |  |  | 	ath5k_hw_set_ack_timeout(ah, ack_timeout); | 
					
						
							|  |  |  | 	ath5k_hw_set_cts_timeout(ah, cts_timeout); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ah->ah_coverage_class = coverage_class; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | /***************************\
 | 
					
						
							|  |  |  | * Init/Start/Stop functions * | 
					
						
							|  |  |  | \***************************/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_start_rx_pcu() - Start RX engine | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Starts RX engine on PCU so that hw can process RXed frames | 
					
						
							|  |  |  |  * (ACK etc). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * NOTE: RX DMA should be already enabled using ath5k_hw_start_rx_dma | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_start_rx_pcu(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	AR5K_REG_DISABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * at5k_hw_stop_rx_pcu() - Stop RX engine | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Stops RX engine on PCU | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | void | 
					
						
							|  |  |  | ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	AR5K_REG_ENABLE_BITS(ah, AR5K_DIAG_SW, AR5K_DIAG_SW_DIS_RX); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * ath5k_hw_set_opmode() - Set PCU operating mode | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  |  * @op_mode: One of enum nl80211_iftype | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Configure PCU for the various operating modes (AP/STA etc) | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | int | 
					
						
							|  |  |  | ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype op_mode) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct ath_common *common = ath5k_hw_common(ah); | 
					
						
							|  |  |  | 	u32 pcu_reg, beacon_reg, low_id, high_id; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 	ATH5K_DBG(ah, ATH5K_DEBUG_MODE, "mode %d\n", op_mode); | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Preserve rest settings */ | 
					
						
							|  |  |  | 	pcu_reg = ath5k_hw_reg_read(ah, AR5K_STA_ID1) & 0xffff0000; | 
					
						
							|  |  |  | 	pcu_reg &= ~(AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_AP | 
					
						
							|  |  |  | 			| AR5K_STA_ID1_KEYSRCH_MODE | 
					
						
							|  |  |  | 			| (ah->ah_version == AR5K_AR5210 ? | 
					
						
							|  |  |  | 			(AR5K_STA_ID1_PWR_SV | AR5K_STA_ID1_NO_PSPOLL) : 0)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	beacon_reg = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (op_mode) { | 
					
						
							|  |  |  | 	case NL80211_IFTYPE_ADHOC: | 
					
						
							|  |  |  | 		pcu_reg |= AR5K_STA_ID1_ADHOC | AR5K_STA_ID1_KEYSRCH_MODE; | 
					
						
							|  |  |  | 		beacon_reg |= AR5K_BCR_ADHOC; | 
					
						
							|  |  |  | 		if (ah->ah_version == AR5K_AR5210) | 
					
						
							|  |  |  | 			pcu_reg |= AR5K_STA_ID1_NO_PSPOLL; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			AR5K_REG_ENABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	case NL80211_IFTYPE_AP: | 
					
						
							|  |  |  | 	case NL80211_IFTYPE_MESH_POINT: | 
					
						
							|  |  |  | 		pcu_reg |= AR5K_STA_ID1_AP | AR5K_STA_ID1_KEYSRCH_MODE; | 
					
						
							|  |  |  | 		beacon_reg |= AR5K_BCR_AP; | 
					
						
							|  |  |  | 		if (ah->ah_version == AR5K_AR5210) | 
					
						
							|  |  |  | 			pcu_reg |= AR5K_STA_ID1_NO_PSPOLL; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			AR5K_REG_DISABLE_BITS(ah, AR5K_CFG, AR5K_CFG_IBSS); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	case NL80211_IFTYPE_STATION: | 
					
						
							|  |  |  | 		pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE | 
					
						
							|  |  |  | 			| (ah->ah_version == AR5K_AR5210 ? | 
					
						
							|  |  |  | 				AR5K_STA_ID1_PWR_SV : 0); | 
					
						
							|  |  |  | 	case NL80211_IFTYPE_MONITOR: | 
					
						
							|  |  |  | 		pcu_reg |= AR5K_STA_ID1_KEYSRCH_MODE | 
					
						
							|  |  |  | 			| (ah->ah_version == AR5K_AR5210 ? | 
					
						
							|  |  |  | 				AR5K_STA_ID1_NO_PSPOLL : 0); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set PCU registers | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	low_id = get_unaligned_le32(common->macaddr); | 
					
						
							|  |  |  | 	high_id = get_unaligned_le16(common->macaddr + 4); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, low_id, AR5K_STA_ID0); | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, pcu_reg | high_id, AR5K_STA_ID1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set Beacon Control Register on 5210 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5210) | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, beacon_reg, AR5K_BCR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-25 20:40:25 +02:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * ath5k_hw_pcu_init() - Initialize PCU | 
					
						
							|  |  |  |  * @ah: The &struct ath5k_hw | 
					
						
							|  |  |  |  * @op_mode: One of enum nl80211_iftype | 
					
						
							|  |  |  |  * @mode: One of enum ath5k_driver_mode | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This function is used to initialize PCU by setting current | 
					
						
							|  |  |  |  * operation mode and various other settings. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | void | 
					
						
							|  |  |  | ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode) | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* Set bssid and bssid mask */ | 
					
						
							|  |  |  | 	ath5k_hw_set_bssid(ah); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set PCU config */ | 
					
						
							|  |  |  | 	ath5k_hw_set_opmode(ah, op_mode); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Write rate duration table only on AR5212 and if
 | 
					
						
							|  |  |  | 	 * virtual interface has already been brought up | 
					
						
							|  |  |  | 	 * XXX: rethink this after new mode changes to | 
					
						
							|  |  |  | 	 * mac80211 are integrated */ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212 && | 
					
						
							| 
									
										
										
										
											2011-07-14 20:21:55 -04:00
										 |  |  | 		ah->nvifs) | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 		ath5k_hw_write_rate_duration(ah); | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Set RSSI/BRSSI thresholds
 | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * Note: If we decide to set this value | 
					
						
							| 
									
										
										
										
											2011-07-09 00:17:51 -04:00
										 |  |  | 	 * dynamically, have in mind that when AR5K_RSSI_THR | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 	 * register is read it might return 0x40 if we haven't | 
					
						
							|  |  |  | 	 * wrote anything to it plus BMISS RSSI threshold is zeroed. | 
					
						
							|  |  |  | 	 * So doing a save/restore procedure here isn't the right | 
					
						
							|  |  |  | 	 * choice. Instead store it on ath5k_hw */ | 
					
						
							|  |  |  | 	ath5k_hw_reg_write(ah, (AR5K_TUNE_RSSI_THRES | | 
					
						
							|  |  |  | 				AR5K_TUNE_BMISS_THRES << | 
					
						
							|  |  |  | 				AR5K_RSSI_THR_BMISS_S), | 
					
						
							|  |  |  | 				AR5K_RSSI_THR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* MIC QoS support */ | 
					
						
							|  |  |  | 	if (ah->ah_mac_srev >= AR5K_SREV_AR2413) { | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, 0x000100aa, AR5K_MIC_QOS_CTL); | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, 0x00003210, AR5K_MIC_QOS_SEL); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* QoS NOACK Policy */ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212) { | 
					
						
							|  |  |  | 		ath5k_hw_reg_write(ah, | 
					
						
							|  |  |  | 			AR5K_REG_SM(2, AR5K_QOS_NOACK_2BIT_VALUES) | | 
					
						
							|  |  |  | 			AR5K_REG_SM(5, AR5K_QOS_NOACK_BIT_OFFSET)  | | 
					
						
							|  |  |  | 			AR5K_REG_SM(0, AR5K_QOS_NOACK_BYTE_OFFSET), | 
					
						
							|  |  |  | 			AR5K_QOS_NOACK); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Restore slot time and ACK timeouts */ | 
					
						
							|  |  |  | 	if (ah->ah_coverage_class > 0) | 
					
						
							|  |  |  | 		ath5k_hw_set_coverage_class(ah, ah->ah_coverage_class); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 21:12:23 +02:00
										 |  |  | 	/* Set ACK bitrate mode (see ack_rates_high) */ | 
					
						
							|  |  |  | 	if (ah->ah_version == AR5K_AR5212) { | 
					
						
							|  |  |  | 		u32 val = AR5K_STA_ID1_BASE_RATE_11B | AR5K_STA_ID1_ACKCTS_6MB; | 
					
						
							|  |  |  | 		if (ah->ah_ack_bitrate_high) | 
					
						
							|  |  |  | 			AR5K_REG_DISABLE_BITS(ah, AR5K_STA_ID1, val); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			AR5K_REG_ENABLE_BITS(ah, AR5K_STA_ID1, val); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-11-23 20:36:45 +02:00
										 |  |  | 	return; | 
					
						
							|  |  |  | } |