| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * This file is subject to the terms and conditions of the GNU General Public | 
					
						
							|  |  |  |  * License.  See the file "COPYING" in the main directory of this archive | 
					
						
							|  |  |  |  * for more details. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-10-31 03:45:07 +00:00
										 |  |  |  * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003, 06 by Ralf Baechle | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * Copyright (C) 1996 by Paul M. Antoine | 
					
						
							|  |  |  |  * Copyright (C) 1999 Silicon Graphics | 
					
						
							|  |  |  |  * Kevin D. Kissell, kevink@mips.org and Carsten Langgaard, carstenl@mips.com | 
					
						
							|  |  |  |  * Copyright (C) 2000 MIPS Technologies, Inc. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #ifndef _ASM_SYSTEM_H
 | 
					
						
							|  |  |  | #define _ASM_SYSTEM_H
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-24 13:16:02 +00:00
										 |  |  | #include <linux/kernel.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <linux/types.h>
 | 
					
						
							| 
									
										
										
										
											2006-07-07 14:07:18 +01:00
										 |  |  | #include <linux/irqflags.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | #include <asm/addrspace.h>
 | 
					
						
							| 
									
										
										
										
											2006-10-31 03:45:07 +00:00
										 |  |  | #include <asm/barrier.h>
 | 
					
						
							| 
									
										
										
										
											2007-10-01 04:15:00 +01:00
										 |  |  | #include <asm/cmpxchg.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <asm/cpu-features.h>
 | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | #include <asm/dsp.h>
 | 
					
						
							| 
									
										
										
										
											2008-09-23 00:09:51 -07:00
										 |  |  | #include <asm/watch.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <asm/war.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * switch_to(n) should switch tasks to task nr n, first | 
					
						
							|  |  |  |  * checking that n isn't the current task, in which case it does nothing. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | extern asmlinkage void *resume(void *last, void *next, void *next_ti); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct task_struct; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-17 02:25:05 +02:00
										 |  |  | extern unsigned int ll_bit; | 
					
						
							|  |  |  | extern struct task_struct *ll_task; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-04-05 09:45:47 +01:00
										 |  |  | #ifdef CONFIG_MIPS_MT_FPAFF
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Handle the scheduler resume end of FPU affinity management.  We do this | 
					
						
							|  |  |  |  * inline to try to keep the overhead down. If we have been forced to run on | 
					
						
							|  |  |  |  * a "CPU" with an FPU because of a previous high level of FP computation, | 
					
						
							|  |  |  |  * but did not actually use the FPU during the most recent time-slice (CU1 | 
					
						
							|  |  |  |  * isn't set), we undo the restriction on cpus_allowed. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * We're not calling set_cpus_allowed() here, because we have no need to | 
					
						
							|  |  |  |  * force prompt migration - we're already switching the current CPU to a | 
					
						
							|  |  |  |  * different thread. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-10 17:33:02 +01:00
										 |  |  | #define __mips_mt_fpaff_switch_to(prev)					\
 | 
					
						
							| 
									
										
										
										
											2006-04-05 09:45:47 +01:00
										 |  |  | do {									\ | 
					
						
							| 
									
										
										
										
											2007-07-25 16:19:33 +01:00
										 |  |  | 	struct thread_info *__prev_ti = task_thread_info(prev);		\ | 
					
						
							|  |  |  | 									\ | 
					
						
							| 
									
										
										
										
											2006-04-05 09:45:47 +01:00
										 |  |  | 	if (cpu_has_fpu &&						\ | 
					
						
							| 
									
										
										
										
											2007-07-25 16:19:33 +01:00
										 |  |  | 	    test_ti_thread_flag(__prev_ti, TIF_FPUBOUND) &&		\ | 
					
						
							|  |  |  | 	    (!(KSTK_STATUS(prev) & ST0_CU1))) {				\ | 
					
						
							|  |  |  | 		clear_ti_thread_flag(__prev_ti, TIF_FPUBOUND);		\ | 
					
						
							| 
									
										
										
										
											2006-04-05 09:45:47 +01:00
										 |  |  | 		prev->cpus_allowed = prev->thread.user_cpus_allowed;	\ | 
					
						
							|  |  |  | 	}								\ | 
					
						
							|  |  |  | 	next->thread.emulated_fp = 0;					\ | 
					
						
							|  |  |  | } while(0) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2007-07-10 08:59:17 +01:00
										 |  |  | #define __mips_mt_fpaff_switch_to(prev) do { (void) (prev); } while (0)
 | 
					
						
							| 
									
										
										
										
											2007-07-10 17:33:02 +01:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-17 02:25:05 +02:00
										 |  |  | #define __clear_software_ll_bit()					\
 | 
					
						
							|  |  |  | do {									\ | 
					
						
							| 
									
										
										
										
											2009-09-17 02:25:05 +02:00
										 |  |  | 	if (!__builtin_constant_p(cpu_has_llsc) || !cpu_has_llsc)	\ | 
					
						
							|  |  |  | 		ll_bit = 0;						\ | 
					
						
							| 
									
										
										
										
											2009-09-17 02:25:05 +02:00
										 |  |  | } while (0) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:15 +01:00
										 |  |  | #define switch_to(prev, next, last)					\
 | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | do {									\ | 
					
						
							| 
									
										
										
										
											2007-07-10 17:33:02 +01:00
										 |  |  | 	__mips_mt_fpaff_switch_to(prev);				\ | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | 	if (cpu_has_dsp)						\ | 
					
						
							|  |  |  | 		__save_dsp(prev);					\ | 
					
						
							| 
									
										
										
										
											2009-09-17 02:25:05 +02:00
										 |  |  | 	__clear_software_ll_bit();					\ | 
					
						
							| 
									
										
										
										
											2006-01-12 01:06:07 -08:00
										 |  |  | 	(last) = resume(prev, next, task_thread_info(next));		\ | 
					
						
							| 
									
										
										
										
											2007-10-30 17:25:26 +00:00
										 |  |  | } while (0) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define finish_arch_switch(prev)					\
 | 
					
						
							|  |  |  | do {									\ | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | 	if (cpu_has_dsp)						\ | 
					
						
							|  |  |  | 		__restore_dsp(current);					\ | 
					
						
							| 
									
										
										
										
											2007-07-10 17:33:02 +01:00
										 |  |  | 	if (cpu_has_userlocal)						\ | 
					
						
							| 
									
										
										
										
											2007-10-30 17:25:26 +00:00
										 |  |  | 		write_c0_userlocal(current_thread_info()->tp_value);	\ | 
					
						
							| 
									
										
										
										
											2008-09-23 00:09:51 -07:00
										 |  |  | 	__restore_watch();						\ | 
					
						
							| 
									
										
										
										
											2007-10-30 17:25:26 +00:00
										 |  |  | } while (0) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | static inline unsigned long __xchg_u32(volatile int * m, unsigned int val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	__u32 retval; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-08 17:17:43 -08:00
										 |  |  | 	smp_mb__before_llsc(); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-13 11:15:19 -07:00
										 |  |  | 	if (kernel_uses_llsc && R10000_LLSC_WAR) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		unsigned long dummy; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		__asm__ __volatile__( | 
					
						
							| 
									
										
										
										
											2005-06-23 15:57:15 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"1:	ll	%0, %3			# xchg_u32	\n" | 
					
						
							| 
									
										
										
										
											2005-06-29 13:35:19 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"	move	%2, %z4					\n" | 
					
						
							| 
									
										
										
										
											2005-06-29 13:35:19 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"	sc	%2, %1					\n" | 
					
						
							|  |  |  | 		"	beqzl	%2, 1b					\n" | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		: "=&r" (retval), "=m" (*m), "=&r" (dummy) | 
					
						
							|  |  |  | 		: "R" (*m), "Jr" (val) | 
					
						
							|  |  |  | 		: "memory"); | 
					
						
							| 
									
										
										
										
											2009-07-13 11:15:19 -07:00
										 |  |  | 	} else if (kernel_uses_llsc) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		unsigned long dummy; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		__asm__ __volatile__( | 
					
						
							| 
									
										
										
										
											2005-06-23 15:57:15 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"1:	ll	%0, %3			# xchg_u32	\n" | 
					
						
							| 
									
										
										
										
											2005-06-29 13:35:19 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"	move	%2, %z4					\n" | 
					
						
							| 
									
										
										
										
											2005-06-29 13:35:19 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"	sc	%2, %1					\n" | 
					
						
							| 
									
										
										
										
											2006-09-28 01:45:21 +01:00
										 |  |  | 		"	beqz	%2, 2f					\n" | 
					
						
							|  |  |  | 		"	.subsection 2					\n" | 
					
						
							|  |  |  | 		"2:	b	1b					\n" | 
					
						
							|  |  |  | 		"	.previous					\n" | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		: "=&r" (retval), "=m" (*m), "=&r" (dummy) | 
					
						
							|  |  |  | 		: "R" (*m), "Jr" (val) | 
					
						
							|  |  |  | 		: "memory"); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-16 16:10:36 +00:00
										 |  |  | 		raw_local_irq_save(flags); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		retval = *m; | 
					
						
							|  |  |  | 		*m = val; | 
					
						
							| 
									
										
										
										
											2007-03-16 16:10:36 +00:00
										 |  |  | 		raw_local_irq_restore(flags);	/* implies memory barrier  */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-14 13:24:05 +01:00
										 |  |  | 	smp_llsc_mb(); | 
					
						
							| 
									
										
										
										
											2006-10-31 03:45:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return retval; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-09-03 15:56:16 -07:00
										 |  |  | #ifdef CONFIG_64BIT
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	__u64 retval; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-08 17:17:43 -08:00
										 |  |  | 	smp_mb__before_llsc(); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-13 11:15:19 -07:00
										 |  |  | 	if (kernel_uses_llsc && R10000_LLSC_WAR) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		unsigned long dummy; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		__asm__ __volatile__( | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"1:	lld	%0, %3			# xchg_u64	\n" | 
					
						
							|  |  |  | 		"	move	%2, %z4					\n" | 
					
						
							|  |  |  | 		"	scd	%2, %1					\n" | 
					
						
							|  |  |  | 		"	beqzl	%2, 1b					\n" | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		: "=&r" (retval), "=m" (*m), "=&r" (dummy) | 
					
						
							|  |  |  | 		: "R" (*m), "Jr" (val) | 
					
						
							|  |  |  | 		: "memory"); | 
					
						
							| 
									
										
										
										
											2009-07-13 11:15:19 -07:00
										 |  |  | 	} else if (kernel_uses_llsc) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		unsigned long dummy; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		__asm__ __volatile__( | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips3					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		"1:	lld	%0, %3			# xchg_u64	\n" | 
					
						
							|  |  |  | 		"	move	%2, %z4					\n" | 
					
						
							|  |  |  | 		"	scd	%2, %1					\n" | 
					
						
							| 
									
										
										
										
											2006-09-28 01:45:21 +01:00
										 |  |  | 		"	beqz	%2, 2f					\n" | 
					
						
							|  |  |  | 		"	.subsection 2					\n" | 
					
						
							|  |  |  | 		"2:	b	1b					\n" | 
					
						
							|  |  |  | 		"	.previous					\n" | 
					
						
							| 
									
										
										
										
											2005-06-14 17:35:03 +00:00
										 |  |  | 		"	.set	mips0					\n" | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		: "=&r" (retval), "=m" (*m), "=&r" (dummy) | 
					
						
							|  |  |  | 		: "R" (*m), "Jr" (val) | 
					
						
							|  |  |  | 		: "memory"); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-16 16:10:36 +00:00
										 |  |  | 		raw_local_irq_save(flags); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		retval = *m; | 
					
						
							|  |  |  | 		*m = val; | 
					
						
							| 
									
										
										
										
											2007-03-16 16:10:36 +00:00
										 |  |  | 		raw_local_irq_restore(flags);	/* implies memory barrier  */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-14 13:24:05 +01:00
										 |  |  | 	smp_llsc_mb(); | 
					
						
							| 
									
										
										
										
											2006-10-31 03:45:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return retval; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val); | 
					
						
							|  |  |  | #define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	switch (size) { | 
					
						
							| 
									
										
										
										
											2006-03-03 09:42:05 +00:00
										 |  |  | 	case 4: | 
					
						
							|  |  |  | 		return __xchg_u32(ptr, x); | 
					
						
							|  |  |  | 	case 8: | 
					
						
							|  |  |  | 		return __xchg_u64(ptr, x); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-11-24 13:16:02 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return x; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-24 13:16:02 +00:00
										 |  |  | #define xchg(ptr, x)							\
 | 
					
						
							|  |  |  | ({									\ | 
					
						
							|  |  |  | 	BUILD_BUG_ON(sizeof(*(ptr)) & ~0xc);				\ | 
					
						
							|  |  |  | 									\ | 
					
						
							|  |  |  | 	((__typeof__(*(ptr)))						\ | 
					
						
							|  |  |  | 		__xchg((unsigned long)(x), (ptr), sizeof(*(ptr))));	\ | 
					
						
							|  |  |  | }) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:15 +01:00
										 |  |  | extern void set_handler(unsigned long offset, void *addr, unsigned long len); | 
					
						
							|  |  |  | extern void set_uncached_handler(unsigned long offset, void *addr, unsigned long len); | 
					
						
							| 
									
										
										
										
											2007-05-06 18:31:18 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | typedef void (*vi_handler_t)(void); | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:15 +01:00
										 |  |  | extern void *set_vi_handler(int n, vi_handler_t addr); | 
					
						
							| 
									
										
										
										
											2007-05-06 18:31:18 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | extern void *set_except_vector(int n, void *addr); | 
					
						
							| 
									
										
										
										
											2006-03-29 18:53:00 +01:00
										 |  |  | extern unsigned long ebase; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | extern void per_cpu_trap_init(void); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2005-06-25 14:57:23 -07:00
										 |  |  |  * See include/asm-ia64/system.h; prevents deadlock on SMP | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * systems. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2005-06-25 14:57:23 -07:00
										 |  |  | #define __ARCH_WANT_UNLOCKED_CTXSW
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-19 14:04:21 +02:00
										 |  |  | extern unsigned long arch_align_stack(unsigned long sp); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | #endif /* _ASM_SYSTEM_H */
 |