| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | /* | 
					
						
							|  |  |  |  * P1020 RDB Device Tree Source | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-03-25 10:17:45 +05:30
										 |  |  |  * Copyright 2009-2011 Freescale Semiconductor Inc. | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute  it and/or modify it | 
					
						
							|  |  |  |  * under  the terms of  the GNU General  Public License as published by the | 
					
						
							|  |  |  |  * Free Software Foundation;  either version 2 of the  License, or (at your | 
					
						
							|  |  |  |  * option) any later version. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-20 02:21:09 -05:00
										 |  |  | /include/ "fsl/p1020si-pre.dtsi" | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | / { | 
					
						
							| 
									
										
										
										
											2011-04-07 14:40:55 +05:30
										 |  |  | 	model = "fsl,P1020RDB"; | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 	compatible = "fsl,P1020RDB"; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	memory { | 
					
						
							|  |  |  | 		device_type = "memory"; | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-20 02:21:09 -05:00
										 |  |  | 	board_lbc: lbc: localbus@ffe05000 { | 
					
						
							|  |  |  | 		reg = <0 0xffe05000 0 0x1000>; | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* NOR, NAND Flashes and Vitesse 5 port L2 switch */ | 
					
						
							|  |  |  | 		ranges = <0x0 0x0 0x0 0xef000000 0x01000000 | 
					
						
							|  |  |  | 			  0x1 0x0 0x0 0xffa00000 0x00040000 | 
					
						
							|  |  |  | 			  0x2 0x0 0x0 0xffb00000 0x00020000>; | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-20 02:21:09 -05:00
										 |  |  | 	board_soc: soc: soc@ffe00000 { | 
					
						
							|  |  |  | 		ranges = <0x0 0x0 0xffe00000 0x100000>; | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci0: pcie@ffe09000 { | 
					
						
							|  |  |  | 		ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 | 
					
						
							| 
									
										
										
										
											2011-03-25 10:17:45 +05:30
										 |  |  | 			  0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2011-10-19 10:58:05 -05:00
										 |  |  | 		reg = <0 0xffe09000 0 0x1000>; | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 		pcie@0 { | 
					
						
							|  |  |  | 			ranges = <0x2000000 0x0 0xa0000000 | 
					
						
							|  |  |  | 				  0x2000000 0x0 0xa0000000 | 
					
						
							|  |  |  | 				  0x0 0x20000000 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x0 0x100000>; | 
					
						
							|  |  |  | 		}; | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci1: pcie@ffe0a000 { | 
					
						
							| 
									
										
										
										
											2011-10-19 10:58:05 -05:00
										 |  |  | 		reg = <0 0xffe0a000 0 0x1000>; | 
					
						
							| 
									
										
										
										
											2011-03-25 10:17:45 +05:30
										 |  |  | 		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 | 
					
						
							|  |  |  | 			  0x1000000 0x0 0x00000000 0 0xffc00000 0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 		pcie@0 { | 
					
						
							| 
									
										
										
										
											2011-03-25 10:17:45 +05:30
										 |  |  | 			ranges = <0x2000000 0x0 0x80000000 | 
					
						
							|  |  |  | 				  0x2000000 0x0 0x80000000 | 
					
						
							| 
									
										
										
										
											2009-09-25 09:50:28 +05:30
										 |  |  | 				  0x0 0x20000000 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x0 0x100000>; | 
					
						
							|  |  |  | 		}; | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-10-20 02:21:09 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | /include/ "p1020rdb.dtsi" | 
					
						
							|  |  |  | /include/ "fsl/p1020si-post.dtsi" |