| 
									
										
										
										
											2007-03-20 11:19:10 -05:00
										 |  |  | /* | 
					
						
							|  |  |  |  * MPC8544 DS Device Tree Source | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  |  * Copyright 2007, 2008 Freescale Semiconductor Inc. | 
					
						
							| 
									
										
										
										
											2007-03-20 11:19:10 -05:00
										 |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute  it and/or modify it | 
					
						
							|  |  |  |  * under  the terms of  the GNU General  Public License as published by the | 
					
						
							|  |  |  |  * Free Software Foundation;  either version 2 of the  License, or (at your | 
					
						
							|  |  |  |  * option) any later version. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | /include/ "fsl/mpc8544si-pre.dtsi" | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-20 11:19:10 -05:00
										 |  |  | / { | 
					
						
							|  |  |  | 	model = "MPC8544DS"; | 
					
						
							|  |  |  | 	compatible = "MPC8544DS", "MPC85xxDS"; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	memory { | 
					
						
							|  |  |  | 		device_type = "memory"; | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 		reg = <0 0 0 0>;	// Filled by U-Boot | 
					
						
							| 
									
										
										
										
											2007-03-20 11:19:10 -05:00
										 |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-29 11:00:49 +08:00
										 |  |  | 	board_lbc: lbc: localbus@e0005000 { | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 		reg = <0 0xe0005000 0 0x1000>; | 
					
						
							| 
									
										
										
										
											2012-08-29 11:00:49 +08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		ranges = <0x0 0x0 0x0 0xff800000 0x800000>; | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2008-05-23 16:32:48 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 	board_soc: soc: soc8544@e0000000 { | 
					
						
							|  |  |  | 		ranges = <0x0 0x0 0xe0000000 0x100000>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-12 01:46:12 -06:00
										 |  |  | 	pci0: pci@e0008000 { | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 		reg = <0 0xe0008000 0 0x1000>; | 
					
						
							|  |  |  | 		ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 | 
					
						
							|  |  |  | 			  0x1000000 0x0 0x00000000 0 0xe1000000 0x0 0x10000>; | 
					
						
							|  |  |  | 		clock-frequency = <66666666>; | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 		interrupt-map-mask = <0xf800 0x0 0x0 0x7>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 		interrupt-map = < | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			/* IDSEL 0x11 J17 Slot 1 */ | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 			0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 | 
					
						
							|  |  |  | 			0x8800 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 | 
					
						
							|  |  |  | 			0x8800 0x0 0x0 0x3 &mpic 0x4 0x1 0 0 | 
					
						
							|  |  |  | 			0x8800 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 			/* IDSEL 0x12 J16 Slot 2 */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 			0x9000 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 | 
					
						
							|  |  |  | 			0x9000 0x0 0x0 0x2 &mpic 0x4 0x1 0 0 | 
					
						
							|  |  |  | 			0x9000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 | 
					
						
							|  |  |  | 			0x9000 0x0 0x0 0x4 &mpic 0x1 0x1 0 0>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-12 01:46:12 -06:00
										 |  |  | 	pci1: pcie@e0009000 { | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 		reg = <0x0 0xe0009000 0x0 0x1000>; | 
					
						
							|  |  |  | 		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 | 
					
						
							|  |  |  | 			  0x1000000 0x0 0x00000000 0 0xe1010000 0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 		pcie@0 { | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 			ranges = <0x2000000 0x0 0x80000000 | 
					
						
							|  |  |  | 				  0x2000000 0x0 0x80000000 | 
					
						
							|  |  |  | 				  0x0 0x20000000 | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 		}; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-12 01:46:12 -06:00
										 |  |  | 	pci2: pcie@e000a000 { | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 		reg = <0x0 0xe000a000 0x0 0x1000>; | 
					
						
							|  |  |  | 		ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x10000000 | 
					
						
							|  |  |  | 			  0x1000000 0x0 0x00000000 0 0xe1020000 0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 		pcie@0 { | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 			ranges = <0x2000000 0x0 0xa0000000 | 
					
						
							|  |  |  | 				  0x2000000 0x0 0xa0000000 | 
					
						
							|  |  |  | 				  0x0 0x10000000 | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x0 0x10000>; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 		}; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 	board_pci3: pci3: pcie@e000b000 { | 
					
						
							|  |  |  | 		reg = <0x0 0xe000b000 0x0 0x1000>; | 
					
						
							|  |  |  | 		ranges = <0x2000000 0x0 0xb0000000 0 0xb0000000 0x0 0x100000 | 
					
						
							|  |  |  | 			  0x1000000 0x0 0x00000000 0 0xb0100000 0x0 0x100000>; | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 		pcie@0 { | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 			ranges = <0x2000000 0x0 0xb0000000 | 
					
						
							|  |  |  | 				  0x2000000 0x0 0xb0000000 | 
					
						
							|  |  |  | 				  0x0 0x100000 | 
					
						
							| 
									
										
										
										
											2007-09-12 18:23:46 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-04-17 01:28:15 -05:00
										 |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x1000000 0x0 0x0 | 
					
						
							|  |  |  | 				  0x0 0x100000>; | 
					
						
							| 
									
										
										
										
											2007-07-13 18:05:08 +08:00
										 |  |  | 		}; | 
					
						
							| 
									
										
										
										
											2007-03-20 11:19:10 -05:00
										 |  |  | 	}; | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-11-03 23:24:12 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* | 
					
						
							|  |  |  |  * mpc8544ds.dtsi must be last to ensure board_pci3 overrides pci3 settings | 
					
						
							|  |  |  |  * for interrupt-map & interrupt-map-mask | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /include/ "fsl/mpc8544si-post.dtsi" | 
					
						
							|  |  |  | /include/ "mpc8544ds.dtsi" |