| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * arch/sh/kernel/cpu/sh4a/clock-sh7722.c | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  |  * SH7722 clock framework support | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  |  * Copyright (C) 2009 Magnus Damm | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License as published by | 
					
						
							|  |  |  |  * the Free Software Foundation; either version 2 of the License | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is distributed in the hope that it will be useful, | 
					
						
							|  |  |  |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
					
						
							|  |  |  |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
					
						
							|  |  |  |  * GNU General Public License for more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * You should have received a copy of the GNU General Public License | 
					
						
							|  |  |  |  * along with this program; if not, write to the Free Software | 
					
						
							|  |  |  |  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  |  */ | 
					
						
							|  |  |  | #include <linux/init.h>
 | 
					
						
							|  |  |  | #include <linux/kernel.h>
 | 
					
						
							|  |  |  | #include <linux/io.h>
 | 
					
						
							| 
									
										
										
										
											2010-11-17 10:04:33 +01:00
										 |  |  | #include <linux/clkdev.h>
 | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | #include <linux/sh_clk.h>
 | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | #include <asm/clock.h>
 | 
					
						
							| 
									
										
										
										
											2009-07-03 10:15:25 +00:00
										 |  |  | #include <cpu/sh7722.h>
 | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | /* SH7722 registers */ | 
					
						
							|  |  |  | #define FRQCR		0xa4150000
 | 
					
						
							|  |  |  | #define VCLKCR		0xa4150004
 | 
					
						
							|  |  |  | #define SCLKACR		0xa4150008
 | 
					
						
							|  |  |  | #define SCLKBCR		0xa415000c
 | 
					
						
							|  |  |  | #define IRDACLKCR	0xa4150018
 | 
					
						
							|  |  |  | #define PLLCR		0xa4150024
 | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | #define MSTPCR0		0xa4150030
 | 
					
						
							|  |  |  | #define MSTPCR1		0xa4150034
 | 
					
						
							|  |  |  | #define MSTPCR2		0xa4150038
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | #define DLLFRQ		0xa4150050
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Fixed 32 KHz root clock for RTC and Power Management purposes */ | 
					
						
							|  |  |  | static struct clk r_clk = { | 
					
						
							|  |  |  | 	.rate           = 32768, | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  |  * Default rate for the root input clock, reset this with clk_set_rate() | 
					
						
							|  |  |  |  * from the platform code. | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | struct clk extal_clk = { | 
					
						
							|  |  |  | 	.rate		= 33333333, | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | /* The dll block multiplies the 32khz r_clk, may be used instead of extal */ | 
					
						
							|  |  |  | static unsigned long dll_recalc(struct clk *clk) | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	unsigned long mult; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	if (__raw_readl(PLLCR) & 0x1000) | 
					
						
							|  |  |  | 		mult = __raw_readl(DLLFRQ); | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 	else | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 		mult = 0; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	return clk->parent->rate * mult; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-29 22:17:55 +09:00
										 |  |  | static struct sh_clk_ops dll_clk_ops = { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	.recalc		= dll_recalc, | 
					
						
							| 
									
										
										
										
											2008-07-17 19:02:23 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | static struct clk dll_clk = { | 
					
						
							|  |  |  | 	.ops		= &dll_clk_ops, | 
					
						
							|  |  |  | 	.parent		= &r_clk, | 
					
						
							|  |  |  | 	.flags		= CLK_ENABLE_ON_INIT, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | static unsigned long pll_recalc(struct clk *clk) | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	unsigned long mult = 1; | 
					
						
							|  |  |  | 	unsigned long div = 1; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	if (__raw_readl(PLLCR) & 0x4000) | 
					
						
							|  |  |  | 		mult = (((__raw_readl(FRQCR) >> 24) & 0x1f) + 1); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		div = 2; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	return (clk->parent->rate * mult) / div; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-29 22:17:55 +09:00
										 |  |  | static struct sh_clk_ops pll_clk_ops = { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	.recalc		= pll_recalc, | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | static struct clk pll_clk = { | 
					
						
							|  |  |  | 	.ops		= &pll_clk_ops, | 
					
						
							|  |  |  | 	.flags		= CLK_ENABLE_ON_INIT, | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | struct clk *main_clks[] = { | 
					
						
							|  |  |  | 	&r_clk, | 
					
						
							|  |  |  | 	&extal_clk, | 
					
						
							|  |  |  | 	&dll_clk, | 
					
						
							|  |  |  | 	&pll_clk, | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | static int multipliers[] = { 1, 2, 1, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1 }; | 
					
						
							|  |  |  | static int divisors[] = { 1, 3, 2, 5, 3, 4, 5, 6, 8, 10, 12, 16, 20 }; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-19 09:22:25 +00:00
										 |  |  | static struct clk_div_mult_table div4_div_mult_table = { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	.divisors = divisors, | 
					
						
							|  |  |  | 	.nr_divisors = ARRAY_SIZE(divisors), | 
					
						
							|  |  |  | 	.multipliers = multipliers, | 
					
						
							|  |  |  | 	.nr_multipliers = ARRAY_SIZE(multipliers), | 
					
						
							| 
									
										
										
										
											2008-10-31 20:15:07 +09:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2008-07-17 19:02:23 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-19 09:22:25 +00:00
										 |  |  | static struct clk_div4_table div4_table = { | 
					
						
							|  |  |  | 	.div_mult_table = &div4_div_mult_table, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-11 07:06:13 +00:00
										 |  |  | #define DIV4(_reg, _bit, _mask, _flags) \
 | 
					
						
							|  |  |  |   SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags) | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-19 11:14:31 +00:00
										 |  |  | enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | struct clk div4_clks[DIV4_NR] = { | 
					
						
							| 
									
										
										
										
											2010-05-11 07:06:13 +00:00
										 |  |  | 	[DIV4_I] = DIV4(FRQCR, 20, 0x1fef, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[DIV4_SH] = DIV4(FRQCR, 12, 0x1fff, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[DIV4_B] = DIV4(FRQCR, 8, 0x1fff, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[DIV4_B3] = DIV4(FRQCR, 4, 0x1fff, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[DIV4_P] = DIV4(FRQCR, 0, 0x1fff, 0), | 
					
						
							| 
									
										
										
										
											2010-01-19 11:14:31 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum { DIV4_IRDA, DIV4_ENABLE_NR }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct clk div4_enable_clks[DIV4_ENABLE_NR] = { | 
					
						
							| 
									
										
										
										
											2010-05-11 07:06:13 +00:00
										 |  |  | 	[DIV4_IRDA] = DIV4(IRDACLKCR, 0, 0x1fff, 0), | 
					
						
							| 
									
										
										
										
											2010-01-19 11:14:31 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum { DIV4_SIUA, DIV4_SIUB, DIV4_REPARENT_NR }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct clk div4_reparent_clks[DIV4_REPARENT_NR] = { | 
					
						
							| 
									
										
										
										
											2010-05-11 07:06:13 +00:00
										 |  |  | 	[DIV4_SIUA] = DIV4(SCLKACR, 0, 0x1fff, 0), | 
					
						
							|  |  |  | 	[DIV4_SIUB] = DIV4(SCLKBCR, 0, 0x1fff, 0), | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:55 +00:00
										 |  |  | enum { DIV6_V, DIV6_NR }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct clk div6_clks[DIV6_NR] = { | 
					
						
							| 
									
										
										
										
											2010-05-10 14:02:09 +00:00
										 |  |  | 	[DIV6_V] = SH_CLK_DIV6(&pll_clk, VCLKCR, 0), | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:02 +00:00
										 |  |  | static struct clk mstp_clks[HWBLK_NR] = { | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	[HWBLK_URAM]  = SH_CLK_MSTP32(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[HWBLK_XYMEM] = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR0, 26, CLK_ENABLE_ON_INIT), | 
					
						
							|  |  |  | 	[HWBLK_TMU]   = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 15, 0), | 
					
						
							|  |  |  | 	[HWBLK_CMT]   = SH_CLK_MSTP32(&r_clk,		  MSTPCR0, 14, 0), | 
					
						
							|  |  |  | 	[HWBLK_RWDT]  = SH_CLK_MSTP32(&r_clk,		  MSTPCR0, 13, 0), | 
					
						
							|  |  |  | 	[HWBLK_FLCTL] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 10, 0), | 
					
						
							|  |  |  | 	[HWBLK_SCIF0] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 7, 0), | 
					
						
							|  |  |  | 	[HWBLK_SCIF1] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 6, 0), | 
					
						
							|  |  |  | 	[HWBLK_SCIF2] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 5, 0), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[HWBLK_IIC]   = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 9, 0), | 
					
						
							|  |  |  | 	[HWBLK_RTC]   = SH_CLK_MSTP32(&r_clk,		  MSTPCR1, 8, 0), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[HWBLK_SDHI]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 18, 0), | 
					
						
							|  |  |  | 	[HWBLK_KEYSC] = SH_CLK_MSTP32(&r_clk,		  MSTPCR2, 14, 0), | 
					
						
							|  |  |  | 	[HWBLK_USBF]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 11, 0), | 
					
						
							|  |  |  | 	[HWBLK_2DG]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 9, 0), | 
					
						
							|  |  |  | 	[HWBLK_SIU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 8, 0), | 
					
						
							|  |  |  | 	[HWBLK_JPU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 6, 0), | 
					
						
							|  |  |  | 	[HWBLK_VOU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 5, 0), | 
					
						
							|  |  |  | 	[HWBLK_BEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 4, 0), | 
					
						
							|  |  |  | 	[HWBLK_CEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 3, 0), | 
					
						
							|  |  |  | 	[HWBLK_VEU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 2, 0), | 
					
						
							|  |  |  | 	[HWBLK_VPU]   = SH_CLK_MSTP32(&div4_clks[DIV4_B], MSTPCR2, 1, 0), | 
					
						
							|  |  |  | 	[HWBLK_LCDC]  = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR2, 0, 0), | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:12 +00:00
										 |  |  | static struct clk_lookup lookups[] = { | 
					
						
							| 
									
										
										
										
											2010-05-11 09:35:38 +00:00
										 |  |  | 	/* main clocks */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("rclk", &r_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("extal", &extal_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("dll_clk", &dll_clk), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("pll_clk", &pll_clk), | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-11 07:05:17 +00:00
										 |  |  | 	/* DIV4 clocks */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("b3_clk", &div4_clks[DIV4_B3]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("irda_clk", &div4_enable_clks[DIV4_IRDA]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("siua_clk", &div4_reparent_clks[DIV4_SIUA]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("siub_clk", &div4_reparent_clks[DIV4_SIUB]), | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:55 +00:00
										 |  |  | 	/* DIV6 clocks */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]), | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	/* MSTP clocks */ | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("uram0", &mstp_clks[HWBLK_URAM]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("xymem0", &mstp_clks[HWBLK_XYMEM]), | 
					
						
							| 
									
										
										
										
											2011-07-06 01:18:03 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.0", &mstp_clks[HWBLK_TMU]), | 
					
						
							|  |  |  | 	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.1", &mstp_clks[HWBLK_TMU]), | 
					
						
							|  |  |  | 	CLKDEV_ICK_ID("tmu_fck", "sh_tmu.2", &mstp_clks[HWBLK_TMU]), | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]), | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("sh-wdt.0", &mstp_clks[HWBLK_RWDT]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("flctl0", &mstp_clks[HWBLK_FLCTL]), | 
					
						
							| 
									
										
										
										
											2011-07-06 01:18:03 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[HWBLK_SCIF0]), | 
					
						
							|  |  |  | 	CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[HWBLK_SCIF1]), | 
					
						
							|  |  |  | 	CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[HWBLK_SCIF2]), | 
					
						
							| 
									
										
										
										
											2011-07-06 01:18:03 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-05 09:37:33 +00:00
										 |  |  | 	CLKDEV_DEV_ID("i2c-sh_mobile.0", &mstp_clks[HWBLK_IIC]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]), | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[HWBLK_SDHI]), | 
					
						
							|  |  |  | 	CLKDEV_DEV_ID("sh_keysc.0", &mstp_clks[HWBLK_KEYSC]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("usbf0", &mstp_clks[HWBLK_USBF]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]), | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("siu-pcm-audio", &mstp_clks[HWBLK_SIU]), | 
					
						
							|  |  |  | 	CLKDEV_DEV_ID("sh-vou.0", &mstp_clks[HWBLK_VOU]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU]), | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("sh_mobile_ceu.0", &mstp_clks[HWBLK_CEU]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:22 +00:00
										 |  |  | 	CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU]), | 
					
						
							|  |  |  | 	CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]), | 
					
						
							| 
									
										
										
										
											2011-11-17 14:55:52 +01:00
										 |  |  | 	CLKDEV_DEV_ID("sh_mobile_lcdc_fb.0", &mstp_clks[HWBLK_LCDC]), | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:12 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-15 08:42:22 +09:00
										 |  |  | int __init arch_clk_init(void) | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	int k, ret = 0; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	/* autodetect extal or dll configuration */ | 
					
						
							|  |  |  | 	if (__raw_readl(PLLCR) & 0x1000) | 
					
						
							|  |  |  | 		pll_clk.parent = &dll_clk; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		pll_clk.parent = &extal_clk; | 
					
						
							| 
									
										
										
										
											2009-05-13 17:38:11 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++) | 
					
						
							|  |  |  | 		ret = clk_register(main_clks[k]); | 
					
						
							| 
									
										
										
										
											2008-10-31 20:15:07 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:12 +00:00
										 |  |  | 	clkdev_add_table(lookups, ARRAY_SIZE(lookups)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	if (!ret) | 
					
						
							|  |  |  | 		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table); | 
					
						
							| 
									
										
										
										
											2008-10-31 20:15:07 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-19 11:14:31 +00:00
										 |  |  | 	if (!ret) | 
					
						
							|  |  |  | 		ret = sh_clk_div4_enable_register(div4_enable_clks, | 
					
						
							|  |  |  | 					DIV4_ENABLE_NR, &div4_table); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!ret) | 
					
						
							|  |  |  | 		ret = sh_clk_div4_reparent_register(div4_reparent_clks, | 
					
						
							|  |  |  | 					DIV4_REPARENT_NR, &div4_table); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	if (!ret) | 
					
						
							| 
									
										
										
										
											2010-05-10 14:01:55 +00:00
										 |  |  | 		ret = sh_clk_div6_register(div6_clks, DIV6_NR); | 
					
						
							| 
									
										
										
										
											2008-07-17 18:56:15 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	if (!ret) | 
					
						
							| 
									
										
										
										
											2012-06-27 09:59:40 +09:00
										 |  |  | 		ret = sh_clk_mstp_register(mstp_clks, HWBLK_NR); | 
					
						
							| 
									
										
										
										
											2008-12-01 15:40:33 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 07:37:59 +00:00
										 |  |  | 	return ret; | 
					
						
							| 
									
										
										
										
											2007-04-24 13:39:09 +09:00
										 |  |  | } |