| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * cpu.h: Values of the PRId register used to match up | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |  *	  various MIPS cpu types. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-04-04 14:15:29 -07:00
										 |  |  |  * Copyright (C) 1996 David S. Miller (davem@davemloft.net) | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  |  * Copyright (C) 2004, 2013  Maciej W. Rozycki | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							|  |  |  | #ifndef _ASM_CPU_H
 | 
					
						
							|  |  |  | #define _ASM_CPU_H
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |    As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0 | 
					
						
							|  |  |  |    register 15, select 0) is defined in this (backwards compatible) way: | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |   +----------------+----------------+----------------+----------------+ | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |   | Company Options| Company ID	    | Processor ID   | Revision	      | | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |   +----------------+----------------+----------------+----------------+ | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |    31		 24 23		  16 15		    8 7 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |    I don't have docs for all the previous processors, but my impression is | 
					
						
							|  |  |  |    that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 | 
					
						
							|  |  |  |    spec. | 
					
						
							|  |  |  | */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  | #define PRID_OPT_MASK		0xff000000
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Assigned Company values for bits 23:16 of the PRId register. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PRID_COMP_MASK		0xff0000
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-02-07 21:52:35 +00:00
										 |  |  | #define PRID_COMP_LEGACY	0x000000
 | 
					
						
							|  |  |  | #define PRID_COMP_MIPS		0x010000
 | 
					
						
							|  |  |  | #define PRID_COMP_BROADCOM	0x020000
 | 
					
						
							|  |  |  | #define PRID_COMP_ALCHEMY	0x030000
 | 
					
						
							|  |  |  | #define PRID_COMP_SIBYTE	0x040000
 | 
					
						
							|  |  |  | #define PRID_COMP_SANDCRAFT	0x050000
 | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  | #define PRID_COMP_NXP		0x060000
 | 
					
						
							| 
									
										
										
										
											2005-02-07 21:52:35 +00:00
										 |  |  | #define PRID_COMP_TOSHIBA	0x070000
 | 
					
						
							|  |  |  | #define PRID_COMP_LSI		0x080000
 | 
					
						
							|  |  |  | #define PRID_COMP_LEXRA		0x0b0000
 | 
					
						
							| 
									
										
										
										
											2011-05-11 12:04:58 +05:30
										 |  |  | #define PRID_COMP_NETLOGIC	0x0c0000
 | 
					
						
							| 
									
										
										
										
											2008-12-11 15:33:26 -08:00
										 |  |  | #define PRID_COMP_CAVIUM	0x0d0000
 | 
					
						
							| 
									
										
										
										
											2010-07-17 11:07:51 +00:00
										 |  |  | #define PRID_COMP_INGENIC	0xd00000
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  |  * Assigned Processor ID (implementation) values for bits 15:8 of the PRId | 
					
						
							|  |  |  |  * register.  In order to detect a certain CPU type exactly eventually | 
					
						
							|  |  |  |  * additional registers may need to be examined. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define PRID_IMP_MASK		0xff00
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * These are valid when 23:16 == PRID_COMP_LEGACY | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_IMP_R2000		0x0100
 | 
					
						
							|  |  |  | #define PRID_IMP_AU1_REV1	0x0100
 | 
					
						
							|  |  |  | #define PRID_IMP_AU1_REV2	0x0200
 | 
					
						
							|  |  |  | #define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
 | 
					
						
							|  |  |  | #define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
 | 
					
						
							|  |  |  | #define PRID_IMP_R4000		0x0400
 | 
					
						
							|  |  |  | #define PRID_IMP_R6000A		0x0600
 | 
					
						
							|  |  |  | #define PRID_IMP_R10000		0x0900
 | 
					
						
							|  |  |  | #define PRID_IMP_R4300		0x0b00
 | 
					
						
							|  |  |  | #define PRID_IMP_VR41XX		0x0c00
 | 
					
						
							|  |  |  | #define PRID_IMP_R12000		0x0e00
 | 
					
						
							| 
									
										
										
										
											2006-05-16 22:23:59 -04:00
										 |  |  | #define PRID_IMP_R14000		0x0f00
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_IMP_R8000		0x1000
 | 
					
						
							| 
									
										
										
										
											2005-07-14 17:47:57 +00:00
										 |  |  | #define PRID_IMP_PR4450		0x1200
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_IMP_R4600		0x2000
 | 
					
						
							|  |  |  | #define PRID_IMP_R4700		0x2100
 | 
					
						
							|  |  |  | #define PRID_IMP_TX39		0x2200
 | 
					
						
							|  |  |  | #define PRID_IMP_R4640		0x2200
 | 
					
						
							|  |  |  | #define PRID_IMP_R4650		0x2200		/* Same as R4640 */
 | 
					
						
							|  |  |  | #define PRID_IMP_R5000		0x2300
 | 
					
						
							|  |  |  | #define PRID_IMP_TX49		0x2d00
 | 
					
						
							|  |  |  | #define PRID_IMP_SONIC		0x2400
 | 
					
						
							|  |  |  | #define PRID_IMP_MAGIC		0x2500
 | 
					
						
							|  |  |  | #define PRID_IMP_RM7000		0x2700
 | 
					
						
							|  |  |  | #define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
 | 
					
						
							|  |  |  | #define PRID_IMP_RM9000		0x3400
 | 
					
						
							| 
									
										
										
										
											2014-02-16 16:01:18 +08:00
										 |  |  | #define PRID_IMP_LOONGSON_32	0x4200  /* Loongson-1 */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_IMP_R5432		0x5400
 | 
					
						
							|  |  |  | #define PRID_IMP_R5500		0x5500
 | 
					
						
							| 
									
										
										
										
											2014-02-16 16:01:18 +08:00
										 |  |  | #define PRID_IMP_LOONGSON_64	0x6300  /* Loongson-2/3 */
 | 
					
						
							| 
									
										
										
										
											2005-09-05 10:31:27 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define PRID_IMP_UNKNOWN	0xff00
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_MIPS | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_IMP_4KC		0x8000
 | 
					
						
							|  |  |  | #define PRID_IMP_5KC		0x8100
 | 
					
						
							|  |  |  | #define PRID_IMP_20KC		0x8200
 | 
					
						
							|  |  |  | #define PRID_IMP_4KEC		0x8400
 | 
					
						
							|  |  |  | #define PRID_IMP_4KSC		0x8600
 | 
					
						
							|  |  |  | #define PRID_IMP_25KF		0x8800
 | 
					
						
							|  |  |  | #define PRID_IMP_5KE		0x8900
 | 
					
						
							|  |  |  | #define PRID_IMP_4KECR2		0x9000
 | 
					
						
							|  |  |  | #define PRID_IMP_4KEMPR2	0x9100
 | 
					
						
							|  |  |  | #define PRID_IMP_4KSD		0x9200
 | 
					
						
							|  |  |  | #define PRID_IMP_24K		0x9300
 | 
					
						
							| 
									
										
										
										
											2005-07-12 16:12:05 +00:00
										 |  |  | #define PRID_IMP_34K		0x9500
 | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | #define PRID_IMP_24KE		0x9600
 | 
					
						
							| 
									
										
										
										
											2006-05-02 14:08:46 +01:00
										 |  |  | #define PRID_IMP_74K		0x9700
 | 
					
						
							| 
									
										
										
										
											2008-04-28 17:14:26 +01:00
										 |  |  | #define PRID_IMP_1004K		0x9900
 | 
					
						
							| 
									
										
										
										
											2012-06-26 04:11:03 +00:00
										 |  |  | #define PRID_IMP_1074K		0x9a00
 | 
					
						
							| 
									
										
										
										
											2012-07-06 23:56:00 +02:00
										 |  |  | #define PRID_IMP_M14KC		0x9c00
 | 
					
						
							| 
									
										
										
										
											2012-12-07 03:51:35 +00:00
										 |  |  | #define PRID_IMP_M14KEC		0x9e00
 | 
					
						
							| 
									
										
										
										
											2013-11-20 10:46:00 +00:00
										 |  |  | #define PRID_IMP_INTERAPTIV_UP	0xa000
 | 
					
						
							|  |  |  | #define PRID_IMP_INTERAPTIV_MP	0xa100
 | 
					
						
							| 
									
										
										
										
											2013-11-14 16:12:26 +00:00
										 |  |  | #define PRID_IMP_PROAPTIV_UP	0xa200
 | 
					
						
							|  |  |  | #define PRID_IMP_PROAPTIV_MP	0xa300
 | 
					
						
							| 
									
										
										
										
											2014-03-04 13:34:42 +00:00
										 |  |  | #define PRID_IMP_M5150		0xa700
 | 
					
						
							| 
									
										
										
										
											2014-01-22 16:19:37 +00:00
										 |  |  | #define PRID_IMP_P5600		0xa800
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  | #define PRID_IMP_SB1		0x0100
 | 
					
						
							|  |  |  | #define PRID_IMP_SB1A		0x1100
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  | #define PRID_IMP_SR71000	0x0400
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-25 15:40:12 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-11-23 10:26:45 -08:00
										 |  |  | #define PRID_IMP_BMIPS32_REV4	0x4000
 | 
					
						
							|  |  |  | #define PRID_IMP_BMIPS32_REV8	0x8000
 | 
					
						
							| 
									
										
										
										
											2010-10-16 14:22:30 -07:00
										 |  |  | #define PRID_IMP_BMIPS3300	0x9000
 | 
					
						
							|  |  |  | #define PRID_IMP_BMIPS3300_ALT	0x9100
 | 
					
						
							|  |  |  | #define PRID_IMP_BMIPS3300_BUG	0x0000
 | 
					
						
							|  |  |  | #define PRID_IMP_BMIPS43XX	0xa000
 | 
					
						
							|  |  |  | #define PRID_IMP_BMIPS5000	0x5a00
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PRID_REV_BMIPS4380_LO	0x0040
 | 
					
						
							|  |  |  | #define PRID_REV_BMIPS4380_HI	0x006f
 | 
					
						
							| 
									
										
										
										
											2007-09-25 15:40:12 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-11 15:33:26 -08:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN38XX 0x0000
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN31XX 0x0100
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN30XX 0x0200
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN58XX 0x0300
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN56XX 0x0400
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN50XX 0x0600
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN52XX 0x0700
 | 
					
						
							| 
									
										
										
										
											2010-10-07 16:03:43 -07:00
										 |  |  | #define PRID_IMP_CAVIUM_CN63XX 0x9000
 | 
					
						
							| 
									
										
										
										
											2011-09-24 02:29:54 +02:00
										 |  |  | #define PRID_IMP_CAVIUM_CN68XX 0x9100
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN66XX 0x9200
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN61XX 0x9300
 | 
					
						
							| 
									
										
										
										
											2013-07-29 15:07:00 -07:00
										 |  |  | #define PRID_IMP_CAVIUM_CNF71XX 0x9400
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN78XX 0x9500
 | 
					
						
							|  |  |  | #define PRID_IMP_CAVIUM_CN70XX 0x9600
 | 
					
						
							| 
									
										
										
										
											2008-12-11 15:33:26 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-07-17 11:07:51 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_INGENIC | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  | #define PRID_IMP_JZRISC	       0x0200
 | 
					
						
							| 
									
										
										
										
											2010-07-17 11:07:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-11 12:04:58 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR732	0x0000
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR716	0x0200
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR532	0x0900
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR308	0x0600
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR532C	0x0800
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR516C	0x0a00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR508C	0x0b00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLR308C	0x0f00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS608	0x8000
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS408	0x8800
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS404	0x8c00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS208	0x8e00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS204	0x8f00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS108	0xce00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS104	0xcf00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS616B	0x4000
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS608B	0x4a00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS416B	0x4400
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS412B	0x4c00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS408B	0x4e00
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLS404B	0x4f00
 | 
					
						
							| 
									
										
										
										
											2011-11-01 20:03:30 +01:00
										 |  |  | #define PRID_IMP_NETLOGIC_AU13XX	0x8000
 | 
					
						
							| 
									
										
										
										
											2011-05-11 12:04:58 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-16 00:21:29 +00:00
										 |  |  | #define PRID_IMP_NETLOGIC_XLP8XX	0x1000
 | 
					
						
							|  |  |  | #define PRID_IMP_NETLOGIC_XLP3XX	0x1100
 | 
					
						
							| 
									
										
										
										
											2013-08-11 14:43:54 +05:30
										 |  |  | #define PRID_IMP_NETLOGIC_XLP2XX	0x1200
 | 
					
						
							| 
									
										
										
										
											2013-12-21 16:52:20 +05:30
										 |  |  | #define PRID_IMP_NETLOGIC_XLP9XX	0x1500
 | 
					
						
							| 
									
										
										
										
											2014-04-29 20:07:53 +05:30
										 |  |  | #define PRID_IMP_NETLOGIC_XLP5XX	0x1300
 | 
					
						
							| 
									
										
										
										
											2011-05-11 12:04:58 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  |  * Particular Revision values for bits 7:0 of the PRId register. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-14 15:55:31 -06:00
										 |  |  | #define PRID_REV_MASK		0x00ff
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Definitions for 7:0 on legacy processors | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_REV_TX4927		0x0022
 | 
					
						
							|  |  |  | #define PRID_REV_TX4937		0x0030
 | 
					
						
							|  |  |  | #define PRID_REV_R4400		0x0040
 | 
					
						
							|  |  |  | #define PRID_REV_R3000A		0x0030
 | 
					
						
							|  |  |  | #define PRID_REV_R3000		0x0020
 | 
					
						
							|  |  |  | #define PRID_REV_R2000A		0x0010
 | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  | #define PRID_REV_TX3912		0x0010
 | 
					
						
							|  |  |  | #define PRID_REV_TX3922		0x0030
 | 
					
						
							|  |  |  | #define PRID_REV_TX3927		0x0040
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define PRID_REV_VR4111		0x0050
 | 
					
						
							|  |  |  | #define PRID_REV_VR4181		0x0050	/* Same as VR4111 */
 | 
					
						
							|  |  |  | #define PRID_REV_VR4121		0x0060
 | 
					
						
							|  |  |  | #define PRID_REV_VR4122		0x0070
 | 
					
						
							|  |  |  | #define PRID_REV_VR4181A	0x0070	/* Same as VR4122 */
 | 
					
						
							|  |  |  | #define PRID_REV_VR4130		0x0080
 | 
					
						
							| 
									
										
										
										
											2007-06-14 15:55:31 -06:00
										 |  |  | #define PRID_REV_34K_V1_0_2	0x0022
 | 
					
						
							| 
									
										
										
										
											2012-06-20 20:05:32 +01:00
										 |  |  | #define PRID_REV_LOONGSON1B	0x0020
 | 
					
						
							| 
									
										
										
										
											2009-11-17 01:32:59 +08:00
										 |  |  | #define PRID_REV_LOONGSON2E	0x0002
 | 
					
						
							|  |  |  | #define PRID_REV_LOONGSON2F	0x0003
 | 
					
						
							| 
									
										
											  
											
												MIPS: Loongson: Add basic Loongson-3 definition
Loongson-3 is a multi-core MIPS family CPU, it support MIPS64R2 fully.
Loongson-3 has the same IMP field (0x6300) as Loongson-2.
Loongson-3 has a hardware-maintained cache, system software doesn't
need to maintain coherency.
Loongson-3A is the first revision of Loongson-3, and it is the quad-
core version of Loongson-2G. Loongson-3A has a simplified version named
Loongson-2Gq, the main difference between Loongson-3A/2Gq is 3A has two
HyperTransport controller but 2Gq has only one. HT0 is used for cross-
chip interconnection and HT1 is used to link PCI bus. Therefore, 2Gq
cannot support NUMA but 3A can. For software, Loongson-2Gq is simply
identified as Loongson-3A.
Exsisting Loongson family CPUs:
Loongson-1: Loongson-1A, Loongson-1B, they are 32-bit MIPS CPUs.
Loongson-2: Loongson-2E, Loongson-2F, Loongson-2G, they are 64-bit
            single-core MIPS CPUs.
Loongson-3: Loongson-3A(including so-called Loongson-2Gq), they are
            64-bit multi-core MIPS CPUs.
Signed-off-by: Huacai Chen <chenhc@lemote.com>
Signed-off-by: Hongliang Tao <taohl@lemote.com>
Signed-off-by: Hua Yan <yanh@lemote.com>
Tested-by: Alex Smith <alex.smith@imgtec.com>
Reviewed-by: Alex Smith <alex.smith@imgtec.com>
Cc: John Crispin <john@phrozen.org>
Cc: Steven J. Hill <Steven.Hill@imgtec.com>
Cc: Aurelien Jarno <aurelien@aurel32.net>
Cc: linux-mips@linux-mips.org
Cc: Fuxin Zhang <zhangfx@lemote.com>
Cc: Zhangjin Wu <wuzhangjin@gmail.com>
Patchwork: https://patchwork.linux-mips.org/patch/6629/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
											
										 
											2014-03-21 18:43:59 +08:00
										 |  |  | #define PRID_REV_LOONGSON3A	0x0005
 | 
					
						
							| 
									
										
										
										
											2014-06-26 11:41:30 +08:00
										 |  |  | #define PRID_REV_LOONGSON3B_R1	0x0006
 | 
					
						
							|  |  |  | #define PRID_REV_LOONGSON3B_R2	0x0007
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-06 14:40:05 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Older processors used to encode processor version and revision in two | 
					
						
							|  |  |  |  * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores | 
					
						
							|  |  |  |  * have switched to use the 8-bits as 3:3:2 bitfield with the last field as | 
					
						
							|  |  |  |  * the patch number.  *ARGH* | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define PRID_REV_ENCODE_44(ver, rev)					\
 | 
					
						
							|  |  |  | 	((ver) << 4 | (rev)) | 
					
						
							|  |  |  | #define PRID_REV_ENCODE_332(ver, rev, patch)				\
 | 
					
						
							|  |  |  | 	((ver) << 5 | (rev) << 2 | (patch)) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * FPU implementation/revision register (CP1 control register 0). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * +---------------------------------+----------------+----------------+ | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |  * | 0				     | Implementation | Revision       | | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * +---------------------------------+----------------+----------------+ | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |  *  31				   16 15	     8 7	      0 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-17 16:58:10 +01:00
										 |  |  | #define FPIR_IMP_MASK		0xff00
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define FPIR_IMP_NONE		0x0000
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-18 14:12:00 +01:00
										 |  |  | #if !defined(__ASSEMBLY__)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:16 +01:00
										 |  |  | enum cpu_type_enum { | 
					
						
							|  |  |  | 	CPU_UNKNOWN, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * R2000 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052, | 
					
						
							|  |  |  | 	CPU_R3081, CPU_R3081E, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * R6000 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	CPU_R6000, CPU_R6000A, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * R4000 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310, | 
					
						
							|  |  |  | 	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650, | 
					
						
							| 
									
										
										
										
											2012-10-16 22:14:48 +02:00
										 |  |  | 	CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000, | 
					
						
							|  |  |  | 	CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, CPU_VR4122, | 
					
						
							|  |  |  | 	CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000, | 
					
						
							| 
									
										
										
										
											2014-05-22 17:22:41 +02:00
										 |  |  | 	CPU_SR71000, CPU_TX49XX, | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:16 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * R8000 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	CPU_R8000, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * TX3900 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	CPU_TX3912, CPU_TX3922, CPU_TX3927, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * MIPS32 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2008-04-28 17:14:26 +01:00
										 |  |  | 	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K, | 
					
						
							| 
									
										
										
										
											2010-10-16 14:22:30 -07:00
										 |  |  | 	CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350, | 
					
						
							| 
									
										
										
										
											2012-06-20 20:05:32 +01:00
										 |  |  | 	CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC, | 
					
						
							| 
									
										
										
										
											2014-03-04 13:34:43 +00:00
										 |  |  | 	CPU_M14KEC, CPU_INTERAPTIV, CPU_P5600, CPU_PROAPTIV, CPU_1074K, CPU_M5150, | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:16 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * MIPS64 class processors | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-07-06 21:56:01 +02:00
										 |  |  | 	CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2, | 
					
						
							| 
									
										
											  
											
												MIPS: Loongson: Add basic Loongson-3 definition
Loongson-3 is a multi-core MIPS family CPU, it support MIPS64R2 fully.
Loongson-3 has the same IMP field (0x6300) as Loongson-2.
Loongson-3 has a hardware-maintained cache, system software doesn't
need to maintain coherency.
Loongson-3A is the first revision of Loongson-3, and it is the quad-
core version of Loongson-2G. Loongson-3A has a simplified version named
Loongson-2Gq, the main difference between Loongson-3A/2Gq is 3A has two
HyperTransport controller but 2Gq has only one. HT0 is used for cross-
chip interconnection and HT1 is used to link PCI bus. Therefore, 2Gq
cannot support NUMA but 3A can. For software, Loongson-2Gq is simply
identified as Loongson-3A.
Exsisting Loongson family CPUs:
Loongson-1: Loongson-1A, Loongson-1B, they are 32-bit MIPS CPUs.
Loongson-2: Loongson-2E, Loongson-2F, Loongson-2G, they are 64-bit
            single-core MIPS CPUs.
Loongson-3: Loongson-3A(including so-called Loongson-2Gq), they are
            64-bit multi-core MIPS CPUs.
Signed-off-by: Huacai Chen <chenhc@lemote.com>
Signed-off-by: Hongliang Tao <taohl@lemote.com>
Signed-off-by: Hua Yan <yanh@lemote.com>
Tested-by: Alex Smith <alex.smith@imgtec.com>
Reviewed-by: Alex Smith <alex.smith@imgtec.com>
Cc: John Crispin <john@phrozen.org>
Cc: Steven J. Hill <Steven.Hill@imgtec.com>
Cc: Aurelien Jarno <aurelien@aurel32.net>
Cc: linux-mips@linux-mips.org
Cc: Fuxin Zhang <zhangfx@lemote.com>
Cc: Zhangjin Wu <wuzhangjin@gmail.com>
Patchwork: https://patchwork.linux-mips.org/patch/6629/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
											
										 
											2014-03-21 18:43:59 +08:00
										 |  |  | 	CPU_LOONGSON3, CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, | 
					
						
							|  |  |  | 	CPU_CAVIUM_OCTEON2, CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP, | 
					
						
							| 
									
										
										
										
											2007-10-11 23:46:16 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	CPU_LAST | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-18 14:12:00 +01:00
										 |  |  | #endif /* !__ASSEMBLY */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * ISA Level encodings | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-06-26 17:06:34 +02:00
										 |  |  | #define MIPS_CPU_ISA_II		0x00000001
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_III	0x00000002
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_IV		0x00000004
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_V		0x00000008
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_M32R1	0x00000010
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_M32R2	0x00000020
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_M64R1	0x00000040
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_M64R2	0x00000080
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
 | 
					
						
							|  |  |  | 	MIPS_CPU_ISA_M32R2) | 
					
						
							| 
									
										
										
										
											2005-12-09 12:20:49 +00:00
										 |  |  | #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
 | 
					
						
							|  |  |  | 	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * CPU Option encodings | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-07-14 10:14:02 +01:00
										 |  |  | #define MIPS_CPU_TLB		0x00000001ull /* CPU has TLB */
 | 
					
						
							|  |  |  | #define MIPS_CPU_4KEX		0x00000002ull /* "R4K" exception model */
 | 
					
						
							|  |  |  | #define MIPS_CPU_3K_CACHE	0x00000004ull /* R3000-style caches */
 | 
					
						
							|  |  |  | #define MIPS_CPU_4K_CACHE	0x00000008ull /* R4000-style caches */
 | 
					
						
							|  |  |  | #define MIPS_CPU_TX39_CACHE	0x00000010ull /* TX3900-style caches */
 | 
					
						
							|  |  |  | #define MIPS_CPU_FPU		0x00000020ull /* CPU has FPU */
 | 
					
						
							|  |  |  | #define MIPS_CPU_32FPR		0x00000040ull /* 32 dbl. prec. FP registers */
 | 
					
						
							|  |  |  | #define MIPS_CPU_COUNTER	0x00000080ull /* Cycle count/compare */
 | 
					
						
							|  |  |  | #define MIPS_CPU_WATCH		0x00000100ull /* watchpoint registers */
 | 
					
						
							|  |  |  | #define MIPS_CPU_DIVEC		0x00000200ull /* dedicated interrupt vector */
 | 
					
						
							|  |  |  | #define MIPS_CPU_VCE		0x00000400ull /* virt. coherence conflict possible */
 | 
					
						
							|  |  |  | #define MIPS_CPU_CACHE_CDEX_P	0x00000800ull /* Create_Dirty_Exclusive CACHE op */
 | 
					
						
							|  |  |  | #define MIPS_CPU_CACHE_CDEX_S	0x00001000ull /* ... same for seconary cache ... */
 | 
					
						
							|  |  |  | #define MIPS_CPU_MCHECK		0x00002000ull /* Machine check exception */
 | 
					
						
							|  |  |  | #define MIPS_CPU_EJTAG		0x00004000ull /* EJTAG exception */
 | 
					
						
							|  |  |  | #define MIPS_CPU_NOFPUEX	0x00008000ull /* no FPU exception */
 | 
					
						
							|  |  |  | #define MIPS_CPU_LLSC		0x00010000ull /* CPU has ll/sc instructions */
 | 
					
						
							|  |  |  | #define MIPS_CPU_INCLUSIVE_CACHES	0x00020000ull /* P-cache subset enforced */
 | 
					
						
							|  |  |  | #define MIPS_CPU_PREFETCH	0x00040000ull /* CPU has usable prefetch */
 | 
					
						
							|  |  |  | #define MIPS_CPU_VINT		0x00080000ull /* CPU supports MIPSR2 vectored interrupts */
 | 
					
						
							|  |  |  | #define MIPS_CPU_VEIC		0x00100000ull /* CPU supports MIPSR2 external interrupt controller mode */
 | 
					
						
							|  |  |  | #define MIPS_CPU_ULRI		0x00200000ull /* CPU has ULRI feature */
 | 
					
						
							|  |  |  | #define MIPS_CPU_PCI		0x00400000ull /* CPU has Perf Ctr Int indicator */
 | 
					
						
							|  |  |  | #define MIPS_CPU_RIXI		0x00800000ull /* CPU has TLB Read/eXec Inhibit */
 | 
					
						
							|  |  |  | #define MIPS_CPU_MICROMIPS	0x01000000ull /* CPU has microMIPS capability */
 | 
					
						
							|  |  |  | #define MIPS_CPU_TLBINV		0x02000000ull /* CPU supports TLBINV/F */
 | 
					
						
							|  |  |  | #define MIPS_CPU_SEGMENTS	0x04000000ull /* CPU supports Segmentation Control registers */
 | 
					
						
							|  |  |  | #define MIPS_CPU_EVA		0x80000000ull /* CPU supports Enhanced Virtual Addressing */
 | 
					
						
							| 
									
										
										
										
											2014-07-14 12:43:28 +01:00
										 |  |  | #define MIPS_CPU_HTW		0x100000000ull /* CPU support Hardware Page Table Walker */
 | 
					
						
							| 
									
										
										
										
											2014-07-15 14:09:55 +01:00
										 |  |  | #define MIPS_CPU_RIXIEX		0x200000000ull /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */
 | 
					
						
							| 
									
										
										
										
											2014-07-14 10:32:14 +01:00
										 |  |  | #define MIPS_CPU_MAAR		0x400000000ull /* MAAR(I) registers are present */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-05-05 16:45:59 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * CPU ASE encodings | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define MIPS_ASE_MIPS16		0x00000001 /* code compression */
 | 
					
						
							|  |  |  | #define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
 | 
					
						
							|  |  |  | #define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
 | 
					
						
							|  |  |  | #define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
 | 
					
						
							| 
									
										
										
										
											2005-05-31 11:49:19 +00:00
										 |  |  | #define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
 | 
					
						
							| 
									
										
										
										
											2005-07-14 07:34:18 +00:00
										 |  |  | #define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
 | 
					
						
							| 
									
										
										
										
											2012-08-03 10:26:04 -05:00
										 |  |  | #define MIPS_ASE_DSP2P		0x00000040 /* Signal Processing ASE Rev 2 */
 | 
					
						
							| 
									
										
										
										
											2013-02-16 23:42:43 +01:00
										 |  |  | #define MIPS_ASE_VZ		0x00000080 /* Virtualization ASE */
 | 
					
						
							| 
									
										
										
										
											2014-01-27 15:23:10 +00:00
										 |  |  | #define MIPS_ASE_MSA		0x00000100 /* MIPS SIMD Architecture */
 | 
					
						
							| 
									
										
										
										
											2005-05-05 16:45:59 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #endif /* _ASM_CPU_H */
 |