| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  |  *  hda_intel.c - Implementation of primary alsa driver code base | 
					
						
							|  |  |  |  *                for Intel HD Audio. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  *  Copyright(c) 2004 Intel Corporation. All rights reserved. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de> | 
					
						
							|  |  |  |  *                     PeiSen Hou <pshou@realtek.com.tw> | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This program is free software; you can redistribute it and/or modify it | 
					
						
							|  |  |  |  *  under the terms of the GNU General Public License as published by the Free | 
					
						
							|  |  |  |  *  Software Foundation; either version 2 of the License, or (at your option) | 
					
						
							|  |  |  |  *  any later version. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This program is distributed in the hope that it will be useful, but WITHOUT | 
					
						
							|  |  |  |  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
					
						
							|  |  |  |  *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
					
						
							|  |  |  |  *  more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  You should have received a copy of the GNU General Public License along with | 
					
						
							|  |  |  |  *  this program; if not, write to the Free Software Foundation, Inc., 59 | 
					
						
							|  |  |  |  *  Temple Place - Suite 330, Boston, MA  02111-1307, USA. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  CONTACTS: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Matt Jared		matt.jared@intel.com | 
					
						
							|  |  |  |  *  Andy Kopp		andy.kopp@intel.com | 
					
						
							|  |  |  |  *  Dan Kogan		dan.d.kogan@intel.com | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  CHANGES: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  2004.12.01	Major rewrite by tiwai, merged the work of pshou | 
					
						
							|  |  |  |  *  | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/delay.h>
 | 
					
						
							|  |  |  | #include <linux/interrupt.h>
 | 
					
						
							| 
									
										
										
										
											2005-11-07 14:43:23 +01:00
										 |  |  | #include <linux/kernel.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <linux/module.h>
 | 
					
						
							| 
									
										
										
										
											2008-03-04 10:08:58 +01:00
										 |  |  | #include <linux/dma-mapping.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <linux/moduleparam.h>
 | 
					
						
							|  |  |  | #include <linux/init.h>
 | 
					
						
							|  |  |  | #include <linux/slab.h>
 | 
					
						
							|  |  |  | #include <linux/pci.h>
 | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | #include <linux/mutex.h>
 | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | #include <linux/reboot.h>
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | #include <linux/io.h>
 | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | #include <linux/pm_runtime.h>
 | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | #include <linux/clocksource.h>
 | 
					
						
							|  |  |  | #include <linux/time.h>
 | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | #include <linux/completion.h>
 | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | #ifdef CONFIG_X86
 | 
					
						
							|  |  |  | /* for snoop control */ | 
					
						
							|  |  |  | #include <asm/pgtable.h>
 | 
					
						
							|  |  |  | #include <asm/cacheflush.h>
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include <sound/core.h>
 | 
					
						
							|  |  |  | #include <sound/initval.h>
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | #include <linux/vgaarb.h>
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | #include <linux/vga_switcheroo.h>
 | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | #include <linux/firmware.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #include "hda_codec.h"
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | #include "hda_i915.h"
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; | 
					
						
							|  |  |  | static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; | 
					
						
							| 
									
										
										
										
											2011-12-15 13:49:36 +10:30
										 |  |  | static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | static char *model[SNDRV_CARDS]; | 
					
						
							| 
									
										
										
										
											2012-09-13 14:59:47 +02:00
										 |  |  | static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; | 
					
						
							| 
									
										
										
										
											2008-12-19 15:19:11 +01:00
										 |  |  | static int probe_only[SNDRV_CARDS]; | 
					
						
							| 
									
										
										
										
											2012-10-09 15:04:21 +02:00
										 |  |  | static int jackpoll_ms[SNDRV_CARDS]; | 
					
						
							| 
									
										
										
										
											2011-12-15 13:49:36 +10:30
										 |  |  | static bool single_cmd; | 
					
						
							| 
									
										
										
										
											2009-09-28 13:14:04 +02:00
										 |  |  | static int enable_msi = -1; | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							|  |  |  | static char *patch[SNDRV_CARDS]; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | #ifdef CONFIG_SND_HDA_INPUT_BEEP
 | 
					
						
							| 
									
										
										
										
											2012-07-03 16:58:48 +02:00
										 |  |  | static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | 					CONFIG_SND_HDA_INPUT_BEEP_MODE}; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | module_param_array(index, int, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | MODULE_PARM_DESC(index, "Index value for Intel HD audio interface."); | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | module_param_array(id, charp, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | MODULE_PARM_DESC(id, "ID string for Intel HD audio interface."); | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | module_param_array(enable, bool, NULL, 0444); | 
					
						
							|  |  |  | MODULE_PARM_DESC(enable, "Enable Intel HD audio interface."); | 
					
						
							|  |  |  | module_param_array(model, charp, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | MODULE_PARM_DESC(model, "Use the given board model."); | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | module_param_array(position_fix, int, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | MODULE_PARM_DESC(position_fix, "DMA pointer read method." | 
					
						
							| 
									
										
										
										
											2012-09-13 14:59:47 +02:00
										 |  |  | 		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO)."); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | module_param_array(bdl_pos_adj, int, NULL, 0644); | 
					
						
							|  |  |  | MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset."); | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | module_param_array(probe_mask, int, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2005-11-24 16:03:40 +01:00
										 |  |  | MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1)."); | 
					
						
							| 
									
										
										
										
											2010-03-26 11:16:59 +01:00
										 |  |  | module_param_array(probe_only, int, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2008-12-19 15:19:11 +01:00
										 |  |  | MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization."); | 
					
						
							| 
									
										
										
										
											2012-10-09 15:04:21 +02:00
										 |  |  | module_param_array(jackpoll_ms, int, NULL, 0444); | 
					
						
							|  |  |  | MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)"); | 
					
						
							| 
									
										
										
										
											2006-01-12 18:28:44 +01:00
										 |  |  | module_param(single_cmd, bool, 0444); | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs " | 
					
						
							|  |  |  | 		 "(for debugging only)."); | 
					
						
							| 
									
										
										
										
											2012-01-20 12:08:44 +01:00
										 |  |  | module_param(enable_msi, bint, 0444); | 
					
						
							| 
									
										
										
										
											2006-11-10 12:08:37 +01:00
										 |  |  | MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)"); | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							|  |  |  | module_param_array(patch, charp, NULL, 0444); | 
					
						
							|  |  |  | MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface."); | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | #ifdef CONFIG_SND_HDA_INPUT_BEEP
 | 
					
						
							| 
									
										
										
										
											2012-07-03 16:58:48 +02:00
										 |  |  | module_param_array(beep_mode, bool, NULL, 0444); | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode " | 
					
						
							| 
									
										
										
										
											2012-07-03 16:58:48 +02:00
										 |  |  | 			    "(0=off, 1=on) (default=1)."); | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-11-24 16:03:40 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | static int param_set_xint(const char *val, const struct kernel_param *kp); | 
					
						
							|  |  |  | static struct kernel_param_ops param_ops_xint = { | 
					
						
							|  |  |  | 	.set = param_set_xint, | 
					
						
							|  |  |  | 	.get = param_get_int, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | #define param_check_xint param_check_int
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-27 12:43:28 +01:00
										 |  |  | static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT; | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | module_param(power_save, xint, 0644); | 
					
						
							| 
									
										
										
										
											2008-11-27 12:43:28 +01:00
										 |  |  | MODULE_PARM_DESC(power_save, "Automatic power-saving timeout " | 
					
						
							|  |  |  | 		 "(in second, 0 = disable)."); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-13 16:10:30 +02:00
										 |  |  | /* reset the HD-audio controller in power save mode.
 | 
					
						
							|  |  |  |  * this may give more power-saving, but will take longer time to | 
					
						
							|  |  |  |  * wake up. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-04-04 15:35:24 +02:00
										 |  |  | static bool power_save_controller = 1; | 
					
						
							|  |  |  | module_param(power_save_controller, bool, 0644); | 
					
						
							| 
									
										
										
										
											2007-08-13 16:10:30 +02:00
										 |  |  | MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode."); | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #endif /* CONFIG_PM */
 | 
					
						
							| 
									
										
										
										
											2007-08-13 16:10:30 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-23 17:53:39 +01:00
										 |  |  | static int align_buffer_size = -1; | 
					
						
							|  |  |  | module_param(align_buffer_size, bint, 0644); | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | MODULE_PARM_DESC(align_buffer_size, | 
					
						
							|  |  |  | 		"Force buffer and period sizes to be multiple of 128 bytes."); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | #ifdef CONFIG_X86
 | 
					
						
							|  |  |  | static bool hda_snoop = true; | 
					
						
							|  |  |  | module_param_named(snoop, hda_snoop, bool, 0444); | 
					
						
							|  |  |  | MODULE_PARM_DESC(snoop, "Enable/disable snooping"); | 
					
						
							|  |  |  | #define azx_snoop(chip)		(chip)->snoop
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define hda_snoop		true
 | 
					
						
							|  |  |  | #define azx_snoop(chip)		true
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | MODULE_LICENSE("GPL"); | 
					
						
							|  |  |  | MODULE_SUPPORTED_DEVICE("{{Intel, ICH6}," | 
					
						
							|  |  |  | 			 "{Intel, ICH6M}," | 
					
						
							| 
									
										
										
										
											2005-05-01 08:58:50 -07:00
										 |  |  | 			 "{Intel, ICH7}," | 
					
						
							| 
									
										
										
										
											2005-05-12 14:55:20 +02:00
										 |  |  | 			 "{Intel, ESB2}," | 
					
						
							| 
									
										
										
										
											2006-01-10 11:07:37 +01:00
										 |  |  | 			 "{Intel, ICH8}," | 
					
						
							| 
									
										
										
										
											2006-11-22 11:53:52 +01:00
										 |  |  | 			 "{Intel, ICH9}," | 
					
						
							| 
									
										
										
										
											2008-01-29 12:38:49 +01:00
										 |  |  | 			 "{Intel, ICH10}," | 
					
						
							| 
									
										
										
										
											2008-08-08 15:56:39 -07:00
										 |  |  | 			 "{Intel, PCH}," | 
					
						
							| 
									
										
										
										
											2010-01-12 17:03:35 -08:00
										 |  |  | 			 "{Intel, CPT}," | 
					
						
							| 
									
										
										
										
											2011-04-20 10:59:57 -07:00
										 |  |  | 			 "{Intel, PPT}," | 
					
						
							| 
									
										
										
										
											2012-01-23 16:24:31 -08:00
										 |  |  | 			 "{Intel, LPT}," | 
					
						
							| 
									
										
										
										
											2012-08-09 09:38:59 -07:00
										 |  |  | 			 "{Intel, LPT_LP}," | 
					
						
							| 
									
										
										
										
											2012-06-13 10:23:51 +08:00
										 |  |  | 			 "{Intel, HPT}," | 
					
						
							| 
									
										
										
										
											2010-09-10 16:29:56 -07:00
										 |  |  | 			 "{Intel, PBG}," | 
					
						
							| 
									
										
										
										
											2008-01-30 08:13:55 +01:00
										 |  |  | 			 "{Intel, SCH}," | 
					
						
							| 
									
										
										
										
											2005-05-12 15:00:41 +02:00
										 |  |  | 			 "{ATI, SB450}," | 
					
						
							| 
									
										
										
										
											2006-03-31 12:33:59 +02:00
										 |  |  | 			 "{ATI, SB600}," | 
					
						
							| 
									
										
										
										
											2006-05-17 11:22:21 +02:00
										 |  |  | 			 "{ATI, RS600}," | 
					
						
							| 
									
										
										
										
											2006-10-16 12:49:47 +02:00
										 |  |  | 			 "{ATI, RS690}," | 
					
						
							| 
									
										
										
										
											2007-04-27 12:20:57 +02:00
										 |  |  | 			 "{ATI, RS780}," | 
					
						
							|  |  |  | 			 "{ATI, R600}," | 
					
						
							| 
									
										
										
										
											2007-11-05 18:21:56 +01:00
										 |  |  | 			 "{ATI, RV630}," | 
					
						
							|  |  |  | 			 "{ATI, RV610}," | 
					
						
							| 
									
										
										
										
											2007-11-16 11:06:30 +01:00
										 |  |  | 			 "{ATI, RV670}," | 
					
						
							|  |  |  | 			 "{ATI, RV635}," | 
					
						
							|  |  |  | 			 "{ATI, RV620}," | 
					
						
							|  |  |  | 			 "{ATI, RV770}," | 
					
						
							| 
									
										
										
										
											2005-05-12 15:00:41 +02:00
										 |  |  | 			 "{VIA, VT8251}," | 
					
						
							| 
									
										
										
										
											2005-08-12 16:44:04 +02:00
										 |  |  | 			 "{VIA, VT8237A}," | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 			 "{SiS, SIS966}," | 
					
						
							|  |  |  | 			 "{ULI, M5461}}"); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | MODULE_DESCRIPTION("Intel HDA driver"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-19 12:16:46 +02:00
										 |  |  | #ifdef CONFIG_SND_VERBOSE_PRINTK
 | 
					
						
							|  |  |  | #define SFX	/* nop */
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | #define SFX	"hda-intel "
 | 
					
						
							| 
									
										
										
										
											2009-05-19 12:16:46 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
 | 
					
						
							|  |  |  | #ifdef CONFIG_SND_HDA_CODEC_HDMI
 | 
					
						
							|  |  |  | #define SUPPORT_VGA_SWITCHEROO
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * registers | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define ICH6_REG_GCAP			0x00
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_GCAP_64OK	(1 << 0)   /* 64bit address support */
 | 
					
						
							|  |  |  | #define   ICH6_GCAP_NSDO	(3 << 1)   /* # of serial data out signals */
 | 
					
						
							|  |  |  | #define   ICH6_GCAP_BSS		(31 << 3)  /* # of bidirectional streams */
 | 
					
						
							|  |  |  | #define   ICH6_GCAP_ISS		(15 << 8)  /* # of input streams */
 | 
					
						
							|  |  |  | #define   ICH6_GCAP_OSS		(15 << 12) /* # of output streams */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_VMIN			0x02
 | 
					
						
							|  |  |  | #define ICH6_REG_VMAJ			0x03
 | 
					
						
							|  |  |  | #define ICH6_REG_OUTPAY			0x04
 | 
					
						
							|  |  |  | #define ICH6_REG_INPAY			0x06
 | 
					
						
							|  |  |  | #define ICH6_REG_GCTL			0x08
 | 
					
						
							| 
									
										
										
										
											2009-05-31 09:28:12 +02:00
										 |  |  | #define   ICH6_GCTL_RESET	(1 << 0)   /* controller reset */
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_GCTL_FCNTRL	(1 << 1)   /* flush control */
 | 
					
						
							|  |  |  | #define   ICH6_GCTL_UNSOL	(1 << 8)   /* accept unsol. response enable */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_WAKEEN			0x0c
 | 
					
						
							|  |  |  | #define ICH6_REG_STATESTS		0x0e
 | 
					
						
							|  |  |  | #define ICH6_REG_GSTS			0x10
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_GSTS_FSTS	(1 << 1)   /* flush status */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_INTCTL			0x20
 | 
					
						
							|  |  |  | #define ICH6_REG_INTSTS			0x24
 | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | #define ICH6_REG_WALLCLK		0x30	/* 24Mhz source */
 | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | #define ICH6_REG_OLD_SSYNC		0x34	/* SSYNC for old ICH */
 | 
					
						
							|  |  |  | #define ICH6_REG_SSYNC			0x38
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_CORBLBASE		0x40
 | 
					
						
							|  |  |  | #define ICH6_REG_CORBUBASE		0x44
 | 
					
						
							|  |  |  | #define ICH6_REG_CORBWP			0x48
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define ICH6_REG_CORBRP			0x4a
 | 
					
						
							|  |  |  | #define   ICH6_CORBRP_RST	(1 << 15)  /* read pointer reset */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_CORBCTL		0x4c
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_CORBCTL_RUN	(1 << 1)   /* enable DMA */
 | 
					
						
							|  |  |  | #define   ICH6_CORBCTL_CMEIE	(1 << 0)   /* enable memory error irq */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_CORBSTS		0x4d
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_CORBSTS_CMEI	(1 << 0)   /* memory error indication */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_CORBSIZE		0x4e
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ICH6_REG_RIRBLBASE		0x50
 | 
					
						
							|  |  |  | #define ICH6_REG_RIRBUBASE		0x54
 | 
					
						
							|  |  |  | #define ICH6_REG_RIRBWP			0x58
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_RIRBWP_RST	(1 << 15)  /* write pointer reset */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_RINTCNT		0x5a
 | 
					
						
							|  |  |  | #define ICH6_REG_RIRBCTL		0x5c
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_RBCTL_IRQ_EN	(1 << 0)   /* enable IRQ */
 | 
					
						
							|  |  |  | #define   ICH6_RBCTL_DMA_EN	(1 << 1)   /* enable DMA */
 | 
					
						
							|  |  |  | #define   ICH6_RBCTL_OVERRUN_EN	(1 << 2)   /* enable overrun irq */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_RIRBSTS		0x5d
 | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | #define   ICH6_RBSTS_IRQ	(1 << 0)   /* response irq */
 | 
					
						
							|  |  |  | #define   ICH6_RBSTS_OVERRUN	(1 << 2)   /* overrun irq */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define ICH6_REG_RIRBSIZE		0x5e
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ICH6_REG_IC			0x60
 | 
					
						
							|  |  |  | #define ICH6_REG_IR			0x64
 | 
					
						
							|  |  |  | #define ICH6_REG_IRS			0x68
 | 
					
						
							|  |  |  | #define   ICH6_IRS_VALID	(1<<1)
 | 
					
						
							|  |  |  | #define   ICH6_IRS_BUSY		(1<<0)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ICH6_REG_DPLBASE		0x70
 | 
					
						
							|  |  |  | #define ICH6_REG_DPUBASE		0x74
 | 
					
						
							|  |  |  | #define   ICH6_DPLBASE_ENABLE	0x1	/* Enable position buffer */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */ | 
					
						
							|  |  |  | enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* stream register offsets from stream base */ | 
					
						
							|  |  |  | #define ICH6_REG_SD_CTL			0x00
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_STS			0x03
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_LPIB		0x04
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_CBL			0x08
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_LVI			0x0c
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_FIFOW		0x0e
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_FIFOSIZE		0x10
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_FORMAT		0x12
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_BDLPL		0x18
 | 
					
						
							|  |  |  | #define ICH6_REG_SD_BDLPU		0x1c
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* PCI space */ | 
					
						
							|  |  |  | #define ICH6_PCIREG_TCSEL	0x44
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * other constants | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* max number of SDs */ | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | /* ICH, ATI and VIA have 4 playback and 4 capture */ | 
					
						
							|  |  |  | #define ICH6_NUM_CAPTURE	4
 | 
					
						
							|  |  |  | #define ICH6_NUM_PLAYBACK	4
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* ULI has 6 playback and 5 capture */ | 
					
						
							|  |  |  | #define ULI_NUM_CAPTURE		5
 | 
					
						
							|  |  |  | #define ULI_NUM_PLAYBACK	6
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-05-17 11:22:21 +02:00
										 |  |  | /* ATI HDMI has 1 playback and 0 capture */ | 
					
						
							|  |  |  | #define ATIHDMI_NUM_CAPTURE	0
 | 
					
						
							|  |  |  | #define ATIHDMI_NUM_PLAYBACK	1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-27 11:44:55 +02:00
										 |  |  | /* TERA has 4 playback and 3 capture */ | 
					
						
							|  |  |  | #define TERA_NUM_CAPTURE	3
 | 
					
						
							|  |  |  | #define TERA_NUM_PLAYBACK	4
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | /* this number is statically defined for simplicity */ | 
					
						
							|  |  |  | #define MAX_AZX_DEV		16
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* max number of fragments - we may use more if allocating more pages for BDL */ | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | #define BDL_SIZE		4096
 | 
					
						
							|  |  |  | #define AZX_MAX_BDL_ENTRIES	(BDL_SIZE / 16)
 | 
					
						
							|  |  |  | #define AZX_MAX_FRAG		32
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* max buffer size - no h/w limit, you can increase as you like */ | 
					
						
							|  |  |  | #define AZX_MAX_BUF_SIZE	(1024*1024*1024)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* RIRB int mask: overrun[2], response[0] */ | 
					
						
							|  |  |  | #define RIRB_INT_RESPONSE	0x01
 | 
					
						
							|  |  |  | #define RIRB_INT_OVERRUN	0x04
 | 
					
						
							|  |  |  | #define RIRB_INT_MASK		0x05
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-03 16:00:44 +02:00
										 |  |  | /* STATESTS int mask: S3,SD2,SD1,SD0 */ | 
					
						
							| 
									
										
										
										
											2010-03-03 15:05:53 +08:00
										 |  |  | #define AZX_MAX_CODECS		8
 | 
					
						
							|  |  |  | #define AZX_DEFAULT_CODECS	4
 | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | #define STATESTS_INT_MASK	((1 << AZX_MAX_CODECS) - 1)
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* SD_CTL bits */ | 
					
						
							|  |  |  | #define SD_CTL_STREAM_RESET	0x01	/* stream reset bit */
 | 
					
						
							|  |  |  | #define SD_CTL_DMA_START	0x02	/* stream DMA start bit */
 | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | #define SD_CTL_STRIPE		(3 << 16)	/* stripe control */
 | 
					
						
							|  |  |  | #define SD_CTL_TRAFFIC_PRIO	(1 << 18)	/* traffic priority */
 | 
					
						
							|  |  |  | #define SD_CTL_DIR		(1 << 19)	/* bi-directional stream */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #define SD_CTL_STREAM_TAG_MASK	(0xf << 20)
 | 
					
						
							|  |  |  | #define SD_CTL_STREAM_TAG_SHIFT	20
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* SD_CTL and SD_STS */ | 
					
						
							|  |  |  | #define SD_INT_DESC_ERR		0x10	/* descriptor error interrupt */
 | 
					
						
							|  |  |  | #define SD_INT_FIFO_ERR		0x08	/* FIFO error interrupt */
 | 
					
						
							|  |  |  | #define SD_INT_COMPLETE		0x04	/* completion interrupt */
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | #define SD_INT_MASK		(SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
 | 
					
						
							|  |  |  | 				 SD_INT_COMPLETE) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* SD_STS */ | 
					
						
							|  |  |  | #define SD_STS_FIFO_READY	0x20	/* FIFO ready */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* INTCTL and INTSTS */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | #define ICH6_INT_ALL_STREAM	0xff	   /* all stream interrupts */
 | 
					
						
							|  |  |  | #define ICH6_INT_CTRL_EN	0x40000000 /* controller interrupt enable bit */
 | 
					
						
							|  |  |  | #define ICH6_INT_GLOBAL_EN	0x80000000 /* global interrupt enable bit */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* below are so far hardcoded - should read registers in future */ | 
					
						
							|  |  |  | #define ICH6_MAX_CORB_ENTRIES	256
 | 
					
						
							|  |  |  | #define ICH6_MAX_RIRB_ENTRIES	256
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | /* position fix mode */ | 
					
						
							|  |  |  | enum { | 
					
						
							| 
									
										
										
										
											2005-09-05 17:11:40 +02:00
										 |  |  | 	POS_FIX_AUTO, | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	POS_FIX_LPIB, | 
					
						
							| 
									
										
										
										
											2005-09-05 17:11:40 +02:00
										 |  |  | 	POS_FIX_POSBUF, | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 	POS_FIX_VIACOMBO, | 
					
						
							| 
									
										
										
										
											2012-02-28 11:58:40 +01:00
										 |  |  | 	POS_FIX_COMBO, | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-05-12 14:55:20 +02:00
										 |  |  | /* Defines for ATI HD Audio support in SB450 south bridge */ | 
					
						
							|  |  |  | #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
 | 
					
						
							|  |  |  | #define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-09-13 18:49:12 +02:00
										 |  |  | /* Defines for Nvidia HDA support */ | 
					
						
							|  |  |  | #define NVIDIA_HDA_TRANSREG_ADDR      0x4e
 | 
					
						
							|  |  |  | #define NVIDIA_HDA_ENABLE_COHBITS     0x0f
 | 
					
						
							| 
									
										
										
										
											2008-08-20 16:43:24 -07:00
										 |  |  | #define NVIDIA_HDA_ISTRM_COH          0x4d
 | 
					
						
							|  |  |  | #define NVIDIA_HDA_OSTRM_COH          0x4c
 | 
					
						
							|  |  |  | #define NVIDIA_HDA_ENABLE_COHBIT      0x01
 | 
					
						
							| 
									
										
										
										
											2005-05-12 14:55:20 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-22 18:36:22 +01:00
										 |  |  | /* Defines for Intel SCH HDA snoop control */ | 
					
						
							|  |  |  | #define INTEL_SCH_HDA_DEVC      0x78
 | 
					
						
							|  |  |  | #define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | /* Define IN stream 0 FIFO size offset in VIA controller */ | 
					
						
							|  |  |  | #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET	0x90
 | 
					
						
							|  |  |  | /* Define VIA HD Audio Device ID*/ | 
					
						
							|  |  |  | #define VIA_HDAC_DEVICE_ID		0x3288
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-13 11:07:07 +01:00
										 |  |  | /* HD Audio class code */ | 
					
						
							|  |  |  | #define PCI_CLASS_MULTIMEDIA_HD_AUDIO	0x0403
 | 
					
						
							| 
									
										
										
										
											2008-02-22 18:36:22 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | struct azx_dev { | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	struct snd_dma_buffer bdl; /* BDL buffer */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	u32 *posbuf;		/* position buffer pointer */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	unsigned int bufsize;	/* size of the play buffer in bytes */ | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	unsigned int period_bytes; /* size of the period in bytes */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	unsigned int frags;	/* number for period in the play buffer */ | 
					
						
							|  |  |  | 	unsigned int fifo_size;	/* FIFO size */ | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 	unsigned long start_wallclk;	/* start + minimum wallclk */ | 
					
						
							|  |  |  | 	unsigned long period_wallclk;	/* wallclk for period */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	void __iomem *sd_addr;	/* stream descriptor pointer */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	u32 sd_int_sta_mask;	/* stream int status mask */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* pcm support */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	struct snd_pcm_substream *substream;	/* assigned substream,
 | 
					
						
							|  |  |  | 						 * set in PCM open | 
					
						
							|  |  |  | 						 */ | 
					
						
							|  |  |  | 	unsigned int format_val;	/* format value to be set in the
 | 
					
						
							|  |  |  | 					 * controller and the codec | 
					
						
							|  |  |  | 					 */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned char stream_tag;	/* assigned stream */ | 
					
						
							|  |  |  | 	unsigned char index;		/* stream index */ | 
					
						
							| 
									
										
										
										
											2011-10-06 10:07:58 +02:00
										 |  |  | 	int assigned_key;		/* last device# key assigned to */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	unsigned int opened :1; | 
					
						
							|  |  |  | 	unsigned int running :1; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 	unsigned int irq_pending :1; | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	unsigned int prepared:1; | 
					
						
							|  |  |  | 	unsigned int locked:1; | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * For VIA: | 
					
						
							|  |  |  | 	 *  A flag to ensure DMA position is 0 | 
					
						
							|  |  |  | 	 *  when link position is not greater than FIFO size | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	unsigned int insufficient :1; | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	unsigned int wc_marked:1; | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 	unsigned int no_period_wakeup:1; | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	struct timecounter  azx_tc; | 
					
						
							|  |  |  | 	struct cyclecounter azx_cc; | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | 	struct mutex dsp_mutex; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | /* DSP lock helpers */ | 
					
						
							|  |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | #define dsp_lock_init(dev)	mutex_init(&(dev)->dsp_mutex)
 | 
					
						
							|  |  |  | #define dsp_lock(dev)		mutex_lock(&(dev)->dsp_mutex)
 | 
					
						
							|  |  |  | #define dsp_unlock(dev)		mutex_unlock(&(dev)->dsp_mutex)
 | 
					
						
							|  |  |  | #define dsp_is_locked(dev)	((dev)->locked)
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define dsp_lock_init(dev)	do {} while (0)
 | 
					
						
							|  |  |  | #define dsp_lock(dev)		do {} while (0)
 | 
					
						
							|  |  |  | #define dsp_unlock(dev)		do {} while (0)
 | 
					
						
							|  |  |  | #define dsp_is_locked(dev)	0
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* CORB/RIRB */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | struct azx_rb { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	u32 *buf;		/* CORB/RIRB buffer
 | 
					
						
							|  |  |  | 				 * Each CORB entry is 4byte, RIRB is 8byte | 
					
						
							|  |  |  | 				 */ | 
					
						
							|  |  |  | 	dma_addr_t addr;	/* physical address of CORB/RIRB buffer */ | 
					
						
							|  |  |  | 	/* for RIRB */ | 
					
						
							|  |  |  | 	unsigned short rp, wp;	/* read/write pointers */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	int cmds[AZX_MAX_CODECS];	/* number of pending requests */ | 
					
						
							|  |  |  | 	u32 res[AZX_MAX_CODECS];	/* last read value */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | struct azx_pcm { | 
					
						
							|  |  |  | 	struct azx *chip; | 
					
						
							|  |  |  | 	struct snd_pcm *pcm; | 
					
						
							|  |  |  | 	struct hda_codec *codec; | 
					
						
							|  |  |  | 	struct hda_pcm_stream *hinfo[2]; | 
					
						
							|  |  |  | 	struct list_head list; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | struct azx { | 
					
						
							|  |  |  | 	struct snd_card *card; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct pci_dev *pci; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	int dev_index; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	/* chip type specific */ | 
					
						
							|  |  |  | 	int driver_type; | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	unsigned int driver_caps; | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	int playback_streams; | 
					
						
							|  |  |  | 	int playback_index_offset; | 
					
						
							|  |  |  | 	int capture_streams; | 
					
						
							|  |  |  | 	int capture_index_offset; | 
					
						
							|  |  |  | 	int num_streams; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* pci resources */ | 
					
						
							|  |  |  | 	unsigned long addr; | 
					
						
							|  |  |  | 	void __iomem *remap_addr; | 
					
						
							|  |  |  | 	int irq; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* locks */ | 
					
						
							|  |  |  | 	spinlock_t reg_lock; | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	struct mutex open_mutex; | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 	struct completion probe_wait; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	/* streams (x num_streams) */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx_dev *azx_dev; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* PCM */ | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	struct list_head pcm_list; /* azx_pcm list */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* HD codec */ | 
					
						
							|  |  |  | 	unsigned short codec_mask; | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 	int  codec_probe_mask; /* copied from probe_mask option */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct hda_bus *bus; | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | 	unsigned int beep_mode; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* CORB/RIRB */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx_rb corb; | 
					
						
							|  |  |  | 	struct azx_rb rirb; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	/* CORB/RIRB and position buffers */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct snd_dma_buffer rb; | 
					
						
							|  |  |  | 	struct snd_dma_buffer posbuf; | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							|  |  |  | 	const struct firmware *fw; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | 	/* flags */ | 
					
						
							| 
									
										
										
										
											2010-05-11 08:19:55 +02:00
										 |  |  | 	int position_fix[2]; /* for both playback/capture streams */ | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 	int poll_count; | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	unsigned int running :1; | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	unsigned int initialized :1; | 
					
						
							|  |  |  | 	unsigned int single_cmd :1; | 
					
						
							|  |  |  | 	unsigned int polling_mode :1; | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	unsigned int msi :1; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | 	unsigned int irq_pending_warned :1; | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	unsigned int probing :1; /* codec probing phase */ | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	unsigned int snoop:1; | 
					
						
							| 
									
										
										
										
											2012-01-23 17:10:24 +01:00
										 |  |  | 	unsigned int align_buffer_size:1; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	unsigned int region_requested:1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* VGA-switcheroo setup */ | 
					
						
							|  |  |  | 	unsigned int use_vga_switcheroo:1; | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 	unsigned int vga_switcheroo_registered:1; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	unsigned int init_failed:1; /* delayed init failed */ | 
					
						
							|  |  |  | 	unsigned int disabled:1; /* disabled by VGA-switcher */ | 
					
						
							| 
									
										
										
										
											2007-07-06 20:22:05 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* for debugging */ | 
					
						
							| 
									
										
										
										
											2009-08-01 19:17:14 +08:00
										 |  |  | 	unsigned int last_cmd[AZX_MAX_CODECS]; | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* for pending irqs */ | 
					
						
							|  |  |  | 	struct work_struct irq_pending_work; | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | #ifdef CONFIG_SND_HDA_I915
 | 
					
						
							|  |  |  | 	struct work_struct probe_work; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | 	/* reboot notifier (for mysterious hangup problem at power-down) */ | 
					
						
							|  |  |  | 	struct notifier_block reboot_notifier; | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* card list (for power_save trigger) */ | 
					
						
							|  |  |  | 	struct list_head list; | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | 	struct azx_dev saved_azx_dev; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-16 15:10:08 +02:00
										 |  |  | #define CREATE_TRACE_POINTS
 | 
					
						
							|  |  |  | #include "hda_intel_trace.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | /* driver types */ | 
					
						
							|  |  |  | enum { | 
					
						
							|  |  |  | 	AZX_DRIVER_ICH, | 
					
						
							| 
									
										
										
										
											2010-02-22 17:31:09 -08:00
										 |  |  | 	AZX_DRIVER_PCH, | 
					
						
							| 
									
										
										
										
											2008-01-30 08:13:55 +01:00
										 |  |  | 	AZX_DRIVER_SCH, | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	AZX_DRIVER_ATI, | 
					
						
							| 
									
										
										
										
											2006-05-17 11:22:21 +02:00
										 |  |  | 	AZX_DRIVER_ATIHDMI, | 
					
						
							| 
									
										
										
										
											2011-12-14 16:10:27 +08:00
										 |  |  | 	AZX_DRIVER_ATIHDMI_NS, | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	AZX_DRIVER_VIA, | 
					
						
							|  |  |  | 	AZX_DRIVER_SIS, | 
					
						
							|  |  |  | 	AZX_DRIVER_ULI, | 
					
						
							| 
									
										
										
										
											2005-09-13 18:49:12 +02:00
										 |  |  | 	AZX_DRIVER_NVIDIA, | 
					
						
							| 
									
										
										
										
											2008-05-27 11:44:55 +02:00
										 |  |  | 	AZX_DRIVER_TERA, | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 	AZX_DRIVER_CTX, | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | 	AZX_DRIVER_CTHDA, | 
					
						
							| 
									
										
										
										
											2008-11-13 11:07:07 +01:00
										 |  |  | 	AZX_DRIVER_GENERIC, | 
					
						
							| 
									
										
										
										
											2008-09-03 16:00:44 +02:00
										 |  |  | 	AZX_NUM_DRIVERS, /* keep this as last entry */ | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | /* driver quirks (capabilities) */ | 
					
						
							|  |  |  | /* bits 0-7 are used for indicating driver type */ | 
					
						
							|  |  |  | #define AZX_DCAPS_NO_TCSEL	(1 << 8)	/* No Intel TCSEL bit */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_NO_MSI	(1 << 9)	/* No MSI support */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_ATI_SNOOP	(1 << 10)	/* ATI snoop enable */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_NVIDIA_SNOOP	(1 << 11)	/* Nvidia snoop enable */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_SCH_SNOOP	(1 << 12)	/* SCH/PCH snoop enable */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_RIRB_DELAY	(1 << 13)	/* Long delay in read loop */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14)	/* Put a delay before read */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_CTX_WORKAROUND (1 << 15)	/* X-Fi workaround */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_POSFIX_LPIB	(1 << 16)	/* Use LPIB as default */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_POSFIX_VIA	(1 << 17)	/* Use VIACOMBO as default */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_NO_64BIT	(1 << 18)	/* No 64bit address */
 | 
					
						
							|  |  |  | #define AZX_DCAPS_SYNC_WRITE	(1 << 19)	/* sync each cmd write */
 | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | #define AZX_DCAPS_OLD_SSYNC	(1 << 20)	/* Old SSYNC reg for ICH */
 | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | #define AZX_DCAPS_BUFSIZE	(1 << 21)	/* no buffer size alignment */
 | 
					
						
							| 
									
										
										
										
											2012-01-23 17:53:39 +01:00
										 |  |  | #define AZX_DCAPS_ALIGN_BUFSIZE	(1 << 22)	/* buffer size alignment */
 | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | #define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23)	/* BDLE in 4k boundary */
 | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:06 -05:00
										 |  |  | #define AZX_DCAPS_COUNT_LPIB_DELAY  (1 << 25)	/* Take LPIB as delay */
 | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | #define AZX_DCAPS_PM_RUNTIME	(1 << 26)	/* runtime PM support */
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | #define AZX_DCAPS_I915_POWERWELL (1 << 27)	/* HSW i915 power well support */
 | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* quirks for Intel PCH */ | 
					
						
							| 
									
										
										
										
											2013-01-08 13:51:30 +01:00
										 |  |  | #define AZX_DCAPS_INTEL_PCH_NOPM \
 | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 	(AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \ | 
					
						
							| 
									
										
										
										
											2013-01-08 13:51:30 +01:00
										 |  |  | 	 AZX_DCAPS_COUNT_LPIB_DELAY) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define AZX_DCAPS_INTEL_PCH \
 | 
					
						
							|  |  |  | 	(AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME) | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* quirks for ATI SB / AMD Hudson */ | 
					
						
							|  |  |  | #define AZX_DCAPS_PRESET_ATI_SB \
 | 
					
						
							|  |  |  | 	(AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \ | 
					
						
							|  |  |  | 	 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* quirks for ATI/AMD HDMI */ | 
					
						
							|  |  |  | #define AZX_DCAPS_PRESET_ATI_HDMI \
 | 
					
						
							|  |  |  | 	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* quirks for Nvidia */ | 
					
						
							|  |  |  | #define AZX_DCAPS_PRESET_NVIDIA \
 | 
					
						
							| 
									
										
										
										
											2012-01-23 17:53:39 +01:00
										 |  |  | 	(AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\ | 
					
						
							| 
									
										
										
										
											2013-05-01 14:04:08 -05:00
										 |  |  | 	 AZX_DCAPS_ALIGN_BUFSIZE | AZX_DCAPS_NO_64BIT) | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | #define AZX_DCAPS_PRESET_CTHDA \
 | 
					
						
							|  |  |  | 	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * VGA-switcher support | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #ifdef SUPPORT_VGA_SWITCHEROO
 | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | #define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define use_vga_switcheroo(chip)	0
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static char *driver_short_names[] = { | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	[AZX_DRIVER_ICH] = "HDA Intel", | 
					
						
							| 
									
										
										
										
											2010-02-22 17:31:09 -08:00
										 |  |  | 	[AZX_DRIVER_PCH] = "HDA Intel PCH", | 
					
						
							| 
									
										
										
										
											2008-01-30 08:13:55 +01:00
										 |  |  | 	[AZX_DRIVER_SCH] = "HDA Intel MID", | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	[AZX_DRIVER_ATI] = "HDA ATI SB", | 
					
						
							| 
									
										
										
										
											2006-05-17 11:22:21 +02:00
										 |  |  | 	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI", | 
					
						
							| 
									
										
										
										
											2011-12-14 16:10:27 +08:00
										 |  |  | 	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI", | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	[AZX_DRIVER_VIA] = "HDA VIA VT82xx", | 
					
						
							|  |  |  | 	[AZX_DRIVER_SIS] = "HDA SIS966", | 
					
						
							| 
									
										
										
										
											2005-09-13 18:49:12 +02:00
										 |  |  | 	[AZX_DRIVER_ULI] = "HDA ULI M5461", | 
					
						
							|  |  |  | 	[AZX_DRIVER_NVIDIA] = "HDA NVidia", | 
					
						
							| 
									
										
										
										
											2008-05-27 11:44:55 +02:00
										 |  |  | 	[AZX_DRIVER_TERA] = "HDA Teradici",  | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 	[AZX_DRIVER_CTX] = "HDA Creative",  | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | 	[AZX_DRIVER_CTHDA] = "HDA Creative", | 
					
						
							| 
									
										
										
										
											2008-11-13 11:07:07 +01:00
										 |  |  | 	[AZX_DRIVER_GENERIC] = "HD-Audio Generic", | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * macros for easy use | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define azx_writel(chip,reg,value) \
 | 
					
						
							|  |  |  | 	writel(value, (chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_readl(chip,reg) \
 | 
					
						
							|  |  |  | 	readl((chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_writew(chip,reg,value) \
 | 
					
						
							|  |  |  | 	writew(value, (chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_readw(chip,reg) \
 | 
					
						
							|  |  |  | 	readw((chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_writeb(chip,reg,value) \
 | 
					
						
							|  |  |  | 	writeb(value, (chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_readb(chip,reg) \
 | 
					
						
							|  |  |  | 	readb((chip)->remap_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define azx_sd_writel(dev,reg,value) \
 | 
					
						
							|  |  |  | 	writel(value, (dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_sd_readl(dev,reg) \
 | 
					
						
							|  |  |  | 	readl((dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_sd_writew(dev,reg,value) \
 | 
					
						
							|  |  |  | 	writew(value, (dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_sd_readw(dev,reg) \
 | 
					
						
							|  |  |  | 	readw((dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_sd_writeb(dev,reg,value) \
 | 
					
						
							|  |  |  | 	writeb(value, (dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | #define azx_sd_readb(dev,reg) \
 | 
					
						
							|  |  |  | 	readb((dev)->sd_addr + ICH6_REG_##reg) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* for pcm support */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | #define get_azx_dev(substream) (substream->runtime->private_data)
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | #ifdef CONFIG_X86
 | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on) | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	int pages; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	if (azx_snoop(chip)) | 
					
						
							|  |  |  | 		return; | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	if (!dmab || !dmab->area || !dmab->bytes) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_SND_DMA_SGBUF
 | 
					
						
							|  |  |  | 	if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) { | 
					
						
							|  |  |  | 		struct snd_sg_buf *sgbuf = dmab->private_data; | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		if (on) | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 			set_pages_array_wc(sgbuf->page_table, sgbuf->pages); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		else | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 			set_pages_array_wb(sgbuf->page_table, sgbuf->pages); | 
					
						
							|  |  |  | 		return; | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT; | 
					
						
							|  |  |  | 	if (on) | 
					
						
							|  |  |  | 		set_memory_wc((unsigned long)dmab->area, pages); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		set_memory_wb((unsigned long)dmab->area, pages); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, | 
					
						
							|  |  |  | 				 bool on) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	__mark_pages_wc(chip, buf, on); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | } | 
					
						
							|  |  |  | static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 				   struct snd_pcm_substream *substream, bool on) | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	if (azx_dev->wc_marked != on) { | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 		__mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		azx_dev->wc_marked = on; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | /* NOP for other archs */ | 
					
						
							|  |  |  | static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, | 
					
						
							|  |  |  | 				 bool on) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 				   struct snd_pcm_substream *substream, bool on) | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | { | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | static int azx_acquire_irq(struct azx *chip, int do_disconnect); | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | static int azx_send_cmd(struct hda_bus *bus, unsigned int val); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Interface for HD codec | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * CORB / RIRB interface | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_alloc_cmd_io(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	int err; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* single page (at least 4096 bytes) must suffice for both ringbuffes */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, | 
					
						
							|  |  |  | 				  snd_dma_pci_data(chip->pci), | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 				  PAGE_SIZE, &chip->rb); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return err; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	mark_pages_wc(chip, &chip->rb, true); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_init_cmd_io(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-08-01 18:47:41 +08:00
										 |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* CORB set up */ | 
					
						
							|  |  |  | 	chip->corb.addr = chip->rb.addr; | 
					
						
							|  |  |  | 	chip->corb.buf = (u32 *)chip->rb.area; | 
					
						
							|  |  |  | 	azx_writel(chip, CORBLBASE, (u32)chip->corb.addr); | 
					
						
							| 
									
										
										
										
											2008-06-13 20:53:56 +02:00
										 |  |  | 	azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	/* set the corb size to 256 entries (ULI requires explicitly) */ | 
					
						
							|  |  |  | 	azx_writeb(chip, CORBSIZE, 0x02); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* set the corb write pointer to 0 */ | 
					
						
							|  |  |  | 	azx_writew(chip, CORBWP, 0); | 
					
						
							|  |  |  | 	/* reset the corb hw read pointer */ | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | 	azx_writew(chip, CORBRP, ICH6_CORBRP_RST); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* enable corb dma */ | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | 	azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* RIRB set up */ | 
					
						
							|  |  |  | 	chip->rirb.addr = chip->rb.addr + 2048; | 
					
						
							|  |  |  | 	chip->rirb.buf = (u32 *)(chip->rb.area + 2048); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	chip->rirb.wp = chip->rirb.rp = 0; | 
					
						
							|  |  |  | 	memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr); | 
					
						
							| 
									
										
										
										
											2008-06-13 20:53:56 +02:00
										 |  |  | 	azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	/* set the rirb size to 256 entries (ULI requires explicitly) */ | 
					
						
							|  |  |  | 	azx_writeb(chip, RIRBSIZE, 0x02); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* reset the rirb hw write pointer */ | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | 	azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* set N=1, get RIRB response interrupt for new entry */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 		azx_writew(chip, RINTCNT, 0xc0); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		azx_writew(chip, RINTCNT, 1); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* enable rirb dma and response irq */ | 
					
						
							|  |  |  | 	azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:47:41 +08:00
										 |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_free_cmd_io(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-08-01 18:47:41 +08:00
										 |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* disable ringbuffer DMAs */ | 
					
						
							|  |  |  | 	azx_writeb(chip, RIRBCTL, 0); | 
					
						
							|  |  |  | 	azx_writeb(chip, CORBCTL, 0); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:47:41 +08:00
										 |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | static unsigned int azx_command_addr(u32 cmd) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int addr = cmd >> 28; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (addr >= AZX_MAX_CODECS) { | 
					
						
							|  |  |  | 		snd_BUG(); | 
					
						
							|  |  |  | 		addr = 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return addr; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static unsigned int azx_response_addr(u32 res) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int addr = res & 0xf; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (addr >= AZX_MAX_CODECS) { | 
					
						
							|  |  |  | 		snd_BUG(); | 
					
						
							|  |  |  | 		addr = 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return addr; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* send a command */ | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | static int azx_corb_send_cmd(struct hda_bus *bus, u32 val) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	unsigned int addr = azx_command_addr(val); | 
					
						
							| 
									
										
										
										
											2012-12-20 11:17:17 +01:00
										 |  |  | 	unsigned int wp, rp; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-01 18:48:12 +08:00
										 |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* add command to corb */ | 
					
						
							| 
									
										
										
										
											2012-12-12 11:10:49 +01:00
										 |  |  | 	wp = azx_readw(chip, CORBWP); | 
					
						
							|  |  |  | 	if (wp == 0xffff) { | 
					
						
							|  |  |  | 		/* something wrong, controller likely turned to D3 */ | 
					
						
							|  |  |  | 		spin_unlock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2012-12-20 11:17:17 +01:00
										 |  |  | 		return -EIO; | 
					
						
							| 
									
										
										
										
											2012-12-12 11:10:49 +01:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	wp++; | 
					
						
							|  |  |  | 	wp %= ICH6_MAX_CORB_ENTRIES; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-20 11:17:17 +01:00
										 |  |  | 	rp = azx_readw(chip, CORBRP); | 
					
						
							|  |  |  | 	if (wp == rp) { | 
					
						
							|  |  |  | 		/* oops, it's full */ | 
					
						
							|  |  |  | 		spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 		return -EAGAIN; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	chip->rirb.cmds[addr]++; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	chip->corb.buf[wp] = cpu_to_le32(val); | 
					
						
							|  |  |  | 	azx_writel(chip, CORBWP, wp); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:48:12 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ICH6_RIRB_EX_UNSOL_EV	(1<<4)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* retrieve RIRB entry - called from interrupt handler */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_update_rirb(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned int rp, wp; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	unsigned int addr; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	u32 res, res_ex; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-12 11:10:49 +01:00
										 |  |  | 	wp = azx_readw(chip, RIRBWP); | 
					
						
							|  |  |  | 	if (wp == 0xffff) { | 
					
						
							|  |  |  | 		/* something wrong, controller likely turned to D3 */ | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (wp == chip->rirb.wp) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	chip->rirb.wp = wp; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	while (chip->rirb.rp != wp) { | 
					
						
							|  |  |  | 		chip->rirb.rp++; | 
					
						
							|  |  |  | 		chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */ | 
					
						
							|  |  |  | 		res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]); | 
					
						
							|  |  |  | 		res = le32_to_cpu(chip->rirb.buf[rp]); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 		addr = azx_response_addr(res_ex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		if (res_ex & ICH6_RIRB_EX_UNSOL_EV) | 
					
						
							|  |  |  | 			snd_hda_queue_unsol_event(chip->bus, res, res_ex); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 		else if (chip->rirb.cmds[addr]) { | 
					
						
							|  |  |  | 			chip->rirb.res[addr] = res; | 
					
						
							| 
									
										
										
										
											2008-03-18 09:47:06 +01:00
										 |  |  | 			smp_wmb(); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 			chip->rirb.cmds[addr]--; | 
					
						
							| 
									
										
										
										
											2009-08-01 19:18:45 +08:00
										 |  |  | 		} else | 
					
						
							| 
									
										
										
										
											2012-10-17 08:39:37 +02:00
										 |  |  | 			snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, " | 
					
						
							| 
									
										
										
										
											2009-08-01 19:18:45 +08:00
										 |  |  | 				   "last cmd=%#08x\n", | 
					
						
							| 
									
										
										
										
											2012-10-17 08:39:37 +02:00
										 |  |  | 				   pci_name(chip->pci), | 
					
						
							| 
									
										
										
										
											2009-08-01 19:18:45 +08:00
										 |  |  | 				   res, res_ex, | 
					
						
							|  |  |  | 				   chip->last_cmd[addr]); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* receive a response */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | static unsigned int azx_rirb_get_response(struct hda_bus *bus, | 
					
						
							|  |  |  | 					  unsigned int addr) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2006-09-21 13:34:13 +02:00
										 |  |  | 	unsigned long timeout; | 
					
						
							| 
									
										
										
										
											2012-05-04 11:05:55 +02:00
										 |  |  | 	unsigned long loopcounter; | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 	int do_poll = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-09-21 13:34:13 +02:00
										 |  |  |  again: | 
					
						
							|  |  |  | 	timeout = jiffies + msecs_to_jiffies(1000); | 
					
						
							| 
									
										
										
										
											2012-05-04 11:05:55 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	for (loopcounter = 0;; loopcounter++) { | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 		if (chip->polling_mode || do_poll) { | 
					
						
							| 
									
										
										
										
											2006-08-21 17:57:44 +02:00
										 |  |  | 			spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 			azx_update_rirb(chip); | 
					
						
							|  |  |  | 			spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 		if (!chip->rirb.cmds[addr]) { | 
					
						
							| 
									
										
										
										
											2008-03-18 09:47:06 +01:00
										 |  |  | 			smp_rmb(); | 
					
						
							| 
									
										
										
										
											2009-03-24 07:36:09 +01:00
										 |  |  | 			bus->rirb_error = 0; | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 			if (!do_poll) | 
					
						
							|  |  |  | 				chip->poll_count = 0; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 			return chip->rirb.res[addr]; /* the last value */ | 
					
						
							| 
									
										
										
										
											2008-03-18 09:47:06 +01:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-01-18 15:32:32 +01:00
										 |  |  | 		if (time_after(jiffies, timeout)) | 
					
						
							|  |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2012-05-04 11:05:55 +02:00
										 |  |  | 		if (bus->needs_damn_long_delay || loopcounter > 3000) | 
					
						
							| 
									
										
										
										
											2008-01-16 16:09:47 +01:00
										 |  |  | 			msleep(2); /* temporary workaround */ | 
					
						
							|  |  |  | 		else { | 
					
						
							|  |  |  | 			udelay(10); | 
					
						
							|  |  |  | 			cond_resched(); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-01-18 15:32:32 +01:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2006-09-21 13:34:13 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-06 14:20:19 +02:00
										 |  |  | 	if (!bus->no_response_fallback) | 
					
						
							|  |  |  | 		return -1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 	if (!chip->polling_mode && chip->poll_count < 2) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: azx_get_response timeout, " | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 			   "polling the codec once: last cmd=0x%08x\n", | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   pci_name(chip->pci), chip->last_cmd[addr]); | 
					
						
							| 
									
										
										
										
											2010-02-04 22:21:47 +02:00
										 |  |  | 		do_poll = 1; | 
					
						
							|  |  |  | 		chip->poll_count++; | 
					
						
							|  |  |  | 		goto again; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-30 13:21:49 +01:00
										 |  |  | 	if (!chip->polling_mode) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, " | 
					
						
							| 
									
										
										
										
											2009-10-30 13:21:49 +01:00
										 |  |  | 			   "switching to polling mode: last cmd=0x%08x\n", | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   pci_name(chip->pci), chip->last_cmd[addr]); | 
					
						
							| 
									
										
										
										
											2009-10-30 13:21:49 +01:00
										 |  |  | 		chip->polling_mode = 1; | 
					
						
							|  |  |  | 		goto again; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	if (chip->msi) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_WARNING SFX "%s: No response from codec, " | 
					
						
							| 
									
										
										
										
											2009-08-01 19:17:14 +08:00
										 |  |  | 			   "disabling MSI: last cmd=0x%08x\n", | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   pci_name(chip->pci), chip->last_cmd[addr]); | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 		free_irq(chip->irq, chip); | 
					
						
							|  |  |  | 		chip->irq = -1; | 
					
						
							|  |  |  | 		pci_disable_msi(chip->pci); | 
					
						
							|  |  |  | 		chip->msi = 0; | 
					
						
							| 
									
										
										
										
											2009-03-24 07:36:09 +01:00
										 |  |  | 		if (azx_acquire_irq(chip, 1) < 0) { | 
					
						
							|  |  |  | 			bus->rirb_error = 1; | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 			return -1; | 
					
						
							| 
									
										
										
										
											2009-03-24 07:36:09 +01:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 		goto again; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	if (chip->probing) { | 
					
						
							|  |  |  | 		/* If this critical timeout happens during the codec probing
 | 
					
						
							|  |  |  | 		 * phase, this is likely an access to a non-existing codec | 
					
						
							|  |  |  | 		 * slot.  Better to return an error and reset the system. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		return -1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	/* a fatal communication error; need either to reset or to fallback
 | 
					
						
							|  |  |  | 	 * to the single_cmd mode | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-03-24 07:36:09 +01:00
										 |  |  | 	bus->rirb_error = 1; | 
					
						
							| 
									
										
										
										
											2009-06-02 01:20:22 +02:00
										 |  |  | 	if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) { | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 		bus->response_reset = 1; | 
					
						
							|  |  |  | 		return -1; /* give a chance to retry */ | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, " | 
					
						
							|  |  |  | 		   "switching to single_cmd mode: last cmd=0x%08x\n", | 
					
						
							| 
									
										
										
										
											2009-08-01 19:17:14 +08:00
										 |  |  | 		   chip->last_cmd[addr]); | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	chip->single_cmd = 1; | 
					
						
							|  |  |  | 	bus->response_reset = 0; | 
					
						
							| 
									
										
										
										
											2009-11-07 09:49:04 +01:00
										 |  |  | 	/* release CORB/RIRB */ | 
					
						
							| 
									
										
										
										
											2009-05-25 18:34:52 +02:00
										 |  |  | 	azx_free_cmd_io(chip); | 
					
						
							| 
									
										
										
										
											2009-11-07 09:49:04 +01:00
										 |  |  | 	/* disable unsolicited responses */ | 
					
						
							|  |  |  | 	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL); | 
					
						
							| 
									
										
										
										
											2006-09-21 13:34:13 +02:00
										 |  |  | 	return -1; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Use the single immediate command instead of CORB/RIRB for simplicity | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Note: according to Intel, this is not preferred use.  The command was | 
					
						
							|  |  |  |  *       intended for the BIOS only, and may get confused with unsolicited | 
					
						
							|  |  |  |  *       responses.  So, we shouldn't use it for normal operation from the | 
					
						
							|  |  |  |  *       driver. | 
					
						
							|  |  |  |  *       I left the codes, however, for debugging/testing purposes. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-28 11:59:12 +02:00
										 |  |  | /* receive a response */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | static int azx_single_wait_for_response(struct azx *chip, unsigned int addr) | 
					
						
							| 
									
										
										
										
											2009-05-28 11:59:12 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	int timeout = 50; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (timeout--) { | 
					
						
							|  |  |  | 		/* check IRV busy bit */ | 
					
						
							|  |  |  | 		if (azx_readw(chip, IRS) & ICH6_IRS_VALID) { | 
					
						
							|  |  |  | 			/* reuse rirb.res as the response return value */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 			chip->rirb.res[addr] = azx_readl(chip, IR); | 
					
						
							| 
									
										
										
										
											2009-05-28 11:59:12 +02:00
										 |  |  | 			return 0; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		udelay(1); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	if (printk_ratelimit()) | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci), azx_readw(chip, IRS)); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	chip->rirb.res[addr] = -1; | 
					
						
							| 
									
										
										
										
											2009-05-28 11:59:12 +02:00
										 |  |  | 	return -EIO; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* send a command */ | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | static int azx_single_send_cmd(struct hda_bus *bus, u32 val) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	unsigned int addr = azx_command_addr(val); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	int timeout = 50; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	bus->rirb_error = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	while (timeout--) { | 
					
						
							|  |  |  | 		/* check ICB busy bit */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 		if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			/* Clear IRV valid bit */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 			azx_writew(chip, IRS, azx_readw(chip, IRS) | | 
					
						
							|  |  |  | 				   ICH6_IRS_VALID); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			azx_writel(chip, IC, val); | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 			azx_writew(chip, IRS, azx_readw(chip, IRS) | | 
					
						
							|  |  |  | 				   ICH6_IRS_BUSY); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 			return azx_single_wait_for_response(chip, addr); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 		udelay(1); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-01-22 15:29:26 +01:00
										 |  |  | 	if (printk_ratelimit()) | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci), azx_readw(chip, IRS), val); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return -EIO; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* receive a response */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | static unsigned int azx_single_get_response(struct hda_bus *bus, | 
					
						
							|  |  |  | 					    unsigned int addr) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	return chip->rirb.res[addr]; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * The below are the main callbacks from hda_codec. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * They are just the skeleton to call sub-callbacks according to the | 
					
						
							|  |  |  |  * current setting of chip->single_cmd. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* send a command */ | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | static int azx_send_cmd(struct hda_bus *bus, unsigned int val) | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2007-07-06 20:22:05 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (chip->disabled) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2009-08-01 19:17:14 +08:00
										 |  |  | 	chip->last_cmd[azx_command_addr(val)] = val; | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 	if (chip->single_cmd) | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 		return azx_single_send_cmd(bus, val); | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 	else | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 		return azx_corb_send_cmd(bus, val); | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* get a response */ | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | static unsigned int azx_get_response(struct hda_bus *bus, | 
					
						
							|  |  |  | 				     unsigned int addr) | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (chip->disabled) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 	if (chip->single_cmd) | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 		return azx_single_get_response(bus, addr); | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 	else | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 		return azx_rirb_get_response(bus, addr); | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2012-08-28 09:14:29 -07:00
										 |  |  | static void azx_power_notify(struct hda_bus *bus, bool power_up); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format, | 
					
						
							|  |  |  | 				unsigned int byte_size, | 
					
						
							|  |  |  | 				struct snd_dma_buffer *bufp); | 
					
						
							|  |  |  | static void azx_load_dsp_trigger(struct hda_bus *bus, bool start); | 
					
						
							|  |  |  | static void azx_load_dsp_cleanup(struct hda_bus *bus, | 
					
						
							|  |  |  | 				 struct snd_dma_buffer *dmab); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-24 10:18:54 -04:00
										 |  |  | /* enter link reset */ | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | static void azx_enter_link_reset(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2013-06-24 10:18:54 -04:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned long timeout; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* reset controller */ | 
					
						
							|  |  |  | 	azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	timeout = jiffies + msecs_to_jiffies(100); | 
					
						
							|  |  |  | 	while ((azx_readb(chip, GCTL) & ICH6_GCTL_RESET) && | 
					
						
							|  |  |  | 			time_before(jiffies, timeout)) | 
					
						
							|  |  |  | 		usleep_range(500, 1000); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | /* exit link reset */ | 
					
						
							|  |  |  | static void azx_exit_link_reset(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-12-12 09:16:15 -05:00
										 |  |  | 	unsigned long timeout; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | 	azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	timeout = jiffies + msecs_to_jiffies(100); | 
					
						
							|  |  |  | 	while (!azx_readb(chip, GCTL) && | 
					
						
							|  |  |  | 			time_before(jiffies, timeout)) | 
					
						
							|  |  |  | 		usleep_range(500, 1000); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* reset codec link */ | 
					
						
							|  |  |  | static int azx_reset(struct azx *chip, int full_reset) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  | 	if (!full_reset) | 
					
						
							|  |  |  | 		goto __skip; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-11 21:41:56 +02:00
										 |  |  | 	/* clear STATESTS */ | 
					
						
							|  |  |  | 	azx_writeb(chip, STATESTS, STATESTS_INT_MASK); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* reset controller */ | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | 	azx_enter_link_reset(chip); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* delay for >= 100us for codec PLL to settle per spec
 | 
					
						
							|  |  |  | 	 * Rev 0.9 section 5.5.1 | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-12-12 09:16:15 -05:00
										 |  |  | 	usleep_range(500, 1000); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Bring controller out of reset */ | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | 	azx_exit_link_reset(chip); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	/* Brent Chartrand said to wait >= 540us for codecs to initialize */ | 
					
						
							| 
									
										
										
										
											2012-12-12 09:16:15 -05:00
										 |  |  | 	usleep_range(1000, 1200); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  |       __skip: | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* check to see if controller is ready */ | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	if (!azx_readb(chip, GCTL)) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return -EBUSY; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-04 17:49:55 +02:00
										 |  |  | 	/* Accept unsolicited responses */ | 
					
						
							| 
									
										
										
										
											2009-11-07 09:49:04 +01:00
										 |  |  | 	if (!chip->single_cmd) | 
					
						
							|  |  |  | 		azx_writel(chip, GCTL, azx_readl(chip, GCTL) | | 
					
						
							|  |  |  | 			   ICH6_GCTL_UNSOL); | 
					
						
							| 
									
										
										
										
											2005-07-04 17:49:55 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* detect codecs */ | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	if (!chip->codec_mask) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		chip->codec_mask = azx_readw(chip, STATESTS); | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Lowlevel interface | 
					
						
							|  |  |  |  */   | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* enable interrupts */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_int_enable(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* enable controller CIE and GIE */ | 
					
						
							|  |  |  | 	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) | | 
					
						
							|  |  |  | 		   ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* disable interrupts */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_int_disable(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable interrupts in stream descriptor */ | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	for (i = 0; i < chip->num_streams; i++) { | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 		struct azx_dev *azx_dev = &chip->azx_dev[i]; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		azx_sd_writeb(azx_dev, SD_CTL, | 
					
						
							|  |  |  | 			      azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable SIE for all streams */ | 
					
						
							|  |  |  | 	azx_writeb(chip, INTCTL, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable controller CIE and GIE */ | 
					
						
							|  |  |  | 	azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) & | 
					
						
							|  |  |  | 		   ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* clear interrupts */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_int_clear(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear stream status */ | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	for (i = 0; i < chip->num_streams; i++) { | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 		struct azx_dev *azx_dev = &chip->azx_dev[i]; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear STATESTS */ | 
					
						
							|  |  |  | 	azx_writeb(chip, STATESTS, STATESTS_INT_MASK); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear rirb status */ | 
					
						
							|  |  |  | 	azx_writeb(chip, RIRBSTS, RIRB_INT_MASK); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear int status */ | 
					
						
							|  |  |  | 	azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* start a stream */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Before stream start, initialize parameter | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	azx_dev->insufficient = 1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* enable SIE */ | 
					
						
							| 
									
										
										
										
											2010-01-26 15:59:33 +08:00
										 |  |  | 	azx_writel(chip, INTCTL, | 
					
						
							|  |  |  | 		   azx_readl(chip, INTCTL) | (1 << azx_dev->index)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* set DMA start and interrupt mask */ | 
					
						
							|  |  |  | 	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | | 
					
						
							|  |  |  | 		      SD_CTL_DMA_START | SD_INT_MASK); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | /* stop DMA */ | 
					
						
							|  |  |  | static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & | 
					
						
							|  |  |  | 		      ~(SD_CTL_DMA_START | SD_INT_MASK)); | 
					
						
							|  |  |  | 	azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */ | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* stop a stream */ | 
					
						
							|  |  |  | static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	azx_stream_clear(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* disable SIE */ | 
					
						
							| 
									
										
										
										
											2010-01-26 15:59:33 +08:00
										 |  |  | 	azx_writel(chip, INTCTL, | 
					
						
							|  |  |  | 		   azx_readl(chip, INTCTL) & ~(1 << azx_dev->index)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  |  * reset and start the controller registers | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  | static void azx_init_chip(struct azx *chip, int full_reset) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	if (chip->initialized) | 
					
						
							|  |  |  | 		return; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* reset controller */ | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  | 	azx_reset(chip, full_reset); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* initialize interrupts */ | 
					
						
							|  |  |  | 	azx_int_clear(chip); | 
					
						
							|  |  |  | 	azx_int_enable(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* initialize the codec command I/O */ | 
					
						
							| 
									
										
										
										
											2009-11-07 09:49:04 +01:00
										 |  |  | 	if (!chip->single_cmd) | 
					
						
							|  |  |  | 		azx_init_cmd_io(chip); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-09-05 17:11:40 +02:00
										 |  |  | 	/* program the position buffer */ | 
					
						
							|  |  |  | 	azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr); | 
					
						
							| 
									
										
										
										
											2008-06-13 20:53:56 +02:00
										 |  |  | 	azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr)); | 
					
						
							| 
									
										
										
										
											2005-05-12 14:55:20 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	chip->initialized = 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * initialize the PCI registers | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | /* update bits in a PCI register byte */ | 
					
						
							|  |  |  | static void update_pci_byte(struct pci_dev *pci, unsigned int reg, | 
					
						
							|  |  |  | 			    unsigned char mask, unsigned char val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned char data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci_read_config_byte(pci, reg, &data); | 
					
						
							|  |  |  | 	data &= ~mask; | 
					
						
							|  |  |  | 	data |= (val & mask); | 
					
						
							|  |  |  | 	pci_write_config_byte(pci, reg, data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_init_pci(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
 | 
					
						
							|  |  |  | 	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS | 
					
						
							|  |  |  | 	 * Ensuring these bits are 0 clears playback static on some HD Audio | 
					
						
							| 
									
										
										
										
											2011-03-10 17:41:56 +01:00
										 |  |  | 	 * codecs. | 
					
						
							|  |  |  | 	 * The PCI register TCSEL is defined in the Intel manuals. | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-05-27 19:45:28 -07:00
										 |  |  | 	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2011-03-10 17:41:56 +01:00
										 |  |  | 		update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0); | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
 | 
					
						
							|  |  |  | 	 * we need to enable snoop. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip)); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 		update_pci_byte(chip->pci, | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07, | 
					
						
							|  |  |  | 				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0); | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* For NVIDIA HDA, enable snoop */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip)); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 		update_pci_byte(chip->pci, | 
					
						
							|  |  |  | 				NVIDIA_HDA_TRANSREG_ADDR, | 
					
						
							|  |  |  | 				0x0f, NVIDIA_HDA_ENABLE_COHBITS); | 
					
						
							| 
									
										
										
										
											2008-08-20 16:43:24 -07:00
										 |  |  | 		update_pci_byte(chip->pci, | 
					
						
							|  |  |  | 				NVIDIA_HDA_ISTRM_COH, | 
					
						
							|  |  |  | 				0x01, NVIDIA_HDA_ENABLE_COHBIT); | 
					
						
							|  |  |  | 		update_pci_byte(chip->pci, | 
					
						
							|  |  |  | 				NVIDIA_HDA_OSTRM_COH, | 
					
						
							|  |  |  | 				0x01, NVIDIA_HDA_ENABLE_COHBIT); | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable SCH/PCH snoop if needed */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) { | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		unsigned short snoop; | 
					
						
							| 
									
										
										
										
											2008-02-22 18:36:22 +01:00
										 |  |  | 		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) || | 
					
						
							|  |  |  | 		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) { | 
					
						
							|  |  |  | 			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP; | 
					
						
							|  |  |  | 			if (!azx_snoop(chip)) | 
					
						
							|  |  |  | 				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP; | 
					
						
							|  |  |  | 			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop); | 
					
						
							| 
									
										
										
										
											2008-02-22 18:36:22 +01:00
										 |  |  | 			pci_read_config_word(chip->pci, | 
					
						
							|  |  |  | 				INTEL_SCH_HDA_DEVC, &snoop); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printdd(SFX "%s: SCH snoop: %s\n", | 
					
						
							|  |  |  | 				pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 				? "Disabled" : "Enabled"); | 
					
						
							| 
									
										
										
										
											2005-09-13 18:49:12 +02:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * interrupt handler | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
											  
											
												IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around.  On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable.  On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions.  Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller.  A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386.  I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs.  Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
	struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
	set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
	-	update_process_times(user_mode(regs));
	-	profile_tick(CPU_PROFILING, regs);
	+	update_process_times(user_mode(get_irq_regs()));
	+	profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
 (*) input_dev() is now gone entirely.  The regs pointer is no longer stored in
     the input_dev struct.
 (*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking.  It does
     something different depending on whether it's been supplied with a regs
     pointer or not.
 (*) Various IRQ handler function pointers have been moved to type
     irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
											
										 
											2006-10-05 14:55:46 +01:00
										 |  |  | static irqreturn_t azx_interrupt(int irq, void *dev_id) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx *chip = dev_id; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	u32 status; | 
					
						
							| 
									
										
										
										
											2010-05-25 09:03:40 +02:00
										 |  |  | 	u8 sd_status; | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 	int i, ok; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | #ifdef CONFIG_PM_RUNTIME
 | 
					
						
							|  |  |  | 	if (chip->pci->dev.power.runtime_status != RPM_ACTIVE) | 
					
						
							|  |  |  | 		return IRQ_NONE; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	spin_lock(&chip->reg_lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-18 10:36:11 +03:00
										 |  |  | 	if (chip->disabled) { | 
					
						
							|  |  |  | 		spin_unlock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return IRQ_NONE; | 
					
						
							| 
									
										
										
										
											2012-05-18 10:36:11 +03:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	status = azx_readl(chip, INTSTS); | 
					
						
							|  |  |  | 	if (status == 0) { | 
					
						
							|  |  |  | 		spin_unlock(&chip->reg_lock); | 
					
						
							|  |  |  | 		return IRQ_NONE; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	for (i = 0; i < chip->num_streams; i++) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		azx_dev = &chip->azx_dev[i]; | 
					
						
							|  |  |  | 		if (status & azx_dev->sd_int_sta_mask) { | 
					
						
							| 
									
										
										
										
											2010-05-25 09:03:40 +02:00
										 |  |  | 			sd_status = azx_sd_readb(azx_dev, SD_STS); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); | 
					
						
							| 
									
										
										
										
											2010-05-25 09:03:40 +02:00
										 |  |  | 			if (!azx_dev->substream || !azx_dev->running || | 
					
						
							|  |  |  | 			    !(sd_status & SD_INT_COMPLETE)) | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 				continue; | 
					
						
							|  |  |  | 			/* check whether this IRQ is really acceptable */ | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 			ok = azx_position_ok(chip, azx_dev); | 
					
						
							|  |  |  | 			if (ok == 1) { | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 				azx_dev->irq_pending = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 				spin_unlock(&chip->reg_lock); | 
					
						
							|  |  |  | 				snd_pcm_period_elapsed(azx_dev->substream); | 
					
						
							|  |  |  | 				spin_lock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 			} else if (ok == 0 && chip->bus && chip->bus->workq) { | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 				/* bogus IRQ, process it later */ | 
					
						
							|  |  |  | 				azx_dev->irq_pending = 1; | 
					
						
							| 
									
										
										
										
											2009-01-12 10:09:24 +01:00
										 |  |  | 				queue_work(chip->bus->workq, | 
					
						
							|  |  |  | 					   &chip->irq_pending_work); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear rirb int */ | 
					
						
							|  |  |  | 	status = azx_readb(chip, RIRBSTS); | 
					
						
							|  |  |  | 	if (status & RIRB_INT_MASK) { | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 		if (status & RIRB_INT_RESPONSE) { | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 			if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY) | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 				udelay(80); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			azx_update_rirb(chip); | 
					
						
							| 
									
										
										
										
											2010-10-21 09:03:25 +02:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #if 0
 | 
					
						
							|  |  |  | 	/* clear state status int */ | 
					
						
							|  |  |  | 	if (azx_readb(chip, STATESTS) & 0x04) | 
					
						
							|  |  |  | 		azx_writeb(chip, STATESTS, 0x04); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 	spin_unlock(&chip->reg_lock); | 
					
						
							|  |  |  | 	 | 
					
						
							|  |  |  | 	return IRQ_HANDLED; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * set up a BDL entry | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | static int setup_bdle(struct azx *chip, | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 		      struct snd_dma_buffer *dmab, | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		      struct azx_dev *azx_dev, u32 **bdlp, | 
					
						
							|  |  |  | 		      int ofs, int size, int with_ioc) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 *bdl = *bdlp; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (size > 0) { | 
					
						
							|  |  |  | 		dma_addr_t addr; | 
					
						
							|  |  |  | 		int chunk; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES) | 
					
						
							|  |  |  | 			return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 		addr = snd_sgbuf_get_addr(dmab, ofs); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		/* program the address field of the BDL entry */ | 
					
						
							|  |  |  | 		bdl[0] = cpu_to_le32((u32)addr); | 
					
						
							| 
									
										
										
										
											2008-06-13 20:53:56 +02:00
										 |  |  | 		bdl[1] = cpu_to_le32(upper_32_bits(addr)); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		/* program the size field of the BDL entry */ | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size); | 
					
						
							| 
									
										
										
										
											2012-05-08 10:34:08 +02:00
										 |  |  | 		/* one BDLE cannot cross 4K boundary on CTHDA chips */ | 
					
						
							|  |  |  | 		if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) { | 
					
						
							|  |  |  | 			u32 remain = 0x1000 - (ofs & 0xfff); | 
					
						
							|  |  |  | 			if (chunk > remain) | 
					
						
							|  |  |  | 				chunk = remain; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		bdl[2] = cpu_to_le32(chunk); | 
					
						
							|  |  |  | 		/* program the IOC to enable interrupt
 | 
					
						
							|  |  |  | 		 * only when the whole fragment is processed | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		size -= chunk; | 
					
						
							|  |  |  | 		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01); | 
					
						
							|  |  |  | 		bdl += 4; | 
					
						
							|  |  |  | 		azx_dev->frags++; | 
					
						
							|  |  |  | 		ofs += chunk; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	*bdlp = bdl; | 
					
						
							|  |  |  | 	return ofs; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * set up BDL entries | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | static int azx_setup_periods(struct azx *chip, | 
					
						
							|  |  |  | 			     struct snd_pcm_substream *substream, | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 			     struct azx_dev *azx_dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	u32 *bdl; | 
					
						
							|  |  |  | 	int i, ofs, periods, period_bytes; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	int pos_adj; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* reset BDL address */ | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPL, 0); | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPU, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	period_bytes = azx_dev->period_bytes; | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	periods = azx_dev->bufsize / period_bytes; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* program the initial BDL entries */ | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	bdl = (u32 *)azx_dev->bdl.area; | 
					
						
							|  |  |  | 	ofs = 0; | 
					
						
							|  |  |  | 	azx_dev->frags = 0; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	pos_adj = bdl_pos_adj[chip->dev_index]; | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 	if (!azx_dev->no_period_wakeup && pos_adj > 0) { | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		struct snd_pcm_runtime *runtime = substream->runtime; | 
					
						
							| 
									
										
										
										
											2008-07-15 16:28:43 +02:00
										 |  |  | 		int pos_align = pos_adj; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 		pos_adj = (pos_adj * runtime->rate + 47999) / 48000; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		if (!pos_adj) | 
					
						
							| 
									
										
										
										
											2008-07-15 16:28:43 +02:00
										 |  |  | 			pos_adj = pos_align; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			pos_adj = ((pos_adj + pos_align - 1) / pos_align) * | 
					
						
							|  |  |  | 				pos_align; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		pos_adj = frames_to_bytes(runtime, pos_adj); | 
					
						
							|  |  |  | 		if (pos_adj >= period_bytes) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n", | 
					
						
							|  |  |  | 				   pci_name(chip->pci), bdl_pos_adj[chip->dev_index]); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 			pos_adj = 0; | 
					
						
							|  |  |  | 		} else { | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream), | 
					
						
							|  |  |  | 					 azx_dev, | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 					 &bdl, ofs, pos_adj, true); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 			if (ofs < 0) | 
					
						
							|  |  |  | 				goto error; | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	} else | 
					
						
							|  |  |  | 		pos_adj = 0; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 	for (i = 0; i < periods; i++) { | 
					
						
							|  |  |  | 		if (i == periods - 1 && pos_adj) | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream), | 
					
						
							|  |  |  | 					 azx_dev, &bdl, ofs, | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 					 period_bytes - pos_adj, 0); | 
					
						
							|  |  |  | 		else | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 			ofs = setup_bdle(chip, snd_pcm_get_dma_buf(substream), | 
					
						
							|  |  |  | 					 azx_dev, &bdl, ofs, | 
					
						
							| 
									
										
										
										
											2010-11-15 10:49:47 +01:00
										 |  |  | 					 period_bytes, | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 					 !azx_dev->no_period_wakeup); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 		if (ofs < 0) | 
					
						
							|  |  |  | 			goto error; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |  error: | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 	snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n", | 
					
						
							|  |  |  | 		   pci_name(chip->pci), azx_dev->bufsize, period_bytes); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:20 +02:00
										 |  |  | 	return -EINVAL; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | /* reset stream */ | 
					
						
							|  |  |  | static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned char val; | 
					
						
							|  |  |  | 	int timeout; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | 	azx_stream_clear(chip, azx_dev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | | 
					
						
							|  |  |  | 		      SD_CTL_STREAM_RESET); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	udelay(3); | 
					
						
							|  |  |  | 	timeout = 300; | 
					
						
							|  |  |  | 	while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) && | 
					
						
							|  |  |  | 	       --timeout) | 
					
						
							|  |  |  | 		; | 
					
						
							|  |  |  | 	val &= ~SD_CTL_STREAM_RESET; | 
					
						
							|  |  |  | 	azx_sd_writeb(azx_dev, SD_CTL, val); | 
					
						
							|  |  |  | 	udelay(3); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	timeout = 300; | 
					
						
							|  |  |  | 	/* waiting for hardware to report that the stream is out of reset */ | 
					
						
							|  |  |  | 	while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) && | 
					
						
							|  |  |  | 	       --timeout) | 
					
						
							|  |  |  | 		; | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* reset first position - may not be synced with hw at this time */ | 
					
						
							|  |  |  | 	*azx_dev->posbuf = 0; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * set up the SD for streaming | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	unsigned int val; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:15:37 +01:00
										 |  |  | 	/* make sure the run bit is zero for SD */ | 
					
						
							|  |  |  | 	azx_stream_clear(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* program the stream_tag */ | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	val = azx_sd_readl(azx_dev, SD_CTL); | 
					
						
							|  |  |  | 	val = (val & ~SD_CTL_STREAM_TAG_MASK) | | 
					
						
							|  |  |  | 		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT); | 
					
						
							|  |  |  | 	if (!azx_snoop(chip)) | 
					
						
							|  |  |  | 		val |= SD_CTL_TRAFFIC_PRIO; | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_CTL, val); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* program the length of samples in cyclic buffer */ | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* program the stream format */ | 
					
						
							|  |  |  | 	/* this value needs to be the same as the one programmed */ | 
					
						
							|  |  |  | 	azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* program the stream LVI (last valid index) of the BDL */ | 
					
						
							|  |  |  | 	azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* program the BDL address */ | 
					
						
							|  |  |  | 	/* lower BDL address */ | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* upper BDL address */ | 
					
						
							| 
									
										
										
										
											2008-06-13 20:53:56 +02:00
										 |  |  | 	azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-09-05 17:11:40 +02:00
										 |  |  | 	/* enable the position buffer */ | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 	if (chip->position_fix[0] != POS_FIX_LPIB || | 
					
						
							|  |  |  | 	    chip->position_fix[1] != POS_FIX_LPIB) { | 
					
						
							| 
									
										
										
										
											2008-03-14 15:52:20 +01:00
										 |  |  | 		if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE)) | 
					
						
							|  |  |  | 			azx_writel(chip, DPLBASE, | 
					
						
							|  |  |  | 				(u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* set the interrupt enable bits in the descriptor control register */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	azx_sd_writel(azx_dev, SD_CTL, | 
					
						
							|  |  |  | 		      azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Probe the given codec address | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int probe_codec(struct azx *chip, int addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) | | 
					
						
							|  |  |  | 		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID; | 
					
						
							|  |  |  | 	unsigned int res; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-01 18:46:46 +08:00
										 |  |  | 	mutex_lock(&chip->bus->cmd_mutex); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	chip->probing = 1; | 
					
						
							|  |  |  | 	azx_send_cmd(chip->bus, cmd); | 
					
						
							| 
									
										
										
										
											2009-08-01 18:45:16 +08:00
										 |  |  | 	res = azx_get_response(chip->bus, addr); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	chip->probing = 0; | 
					
						
							| 
									
										
										
										
											2009-08-01 18:46:46 +08:00
										 |  |  | 	mutex_unlock(&chip->bus->cmd_mutex); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	if (res == -1) | 
					
						
							|  |  |  | 		return -EIO; | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 	snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec, | 
					
						
							|  |  |  | 				 struct hda_pcm *cpcm); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | static void azx_stop_chip(struct azx *chip); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | static void azx_bus_reset(struct hda_bus *bus) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bus->in_reset = 1; | 
					
						
							|  |  |  | 	azx_stop_chip(chip); | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  | 	azx_init_chip(chip, 1); | 
					
						
							| 
									
										
										
										
											2009-06-04 13:46:16 +04:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	if (chip->initialized) { | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 		struct azx_pcm *p; | 
					
						
							|  |  |  | 		list_for_each_entry(p, &chip->pcm_list, list) | 
					
						
							|  |  |  | 			snd_pcm_suspend_all(p->pcm); | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 		snd_hda_suspend(chip->bus); | 
					
						
							|  |  |  | 		snd_hda_resume(chip->bus); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-06-04 13:46:16 +04:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	bus->in_reset = 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-09 15:04:21 +02:00
										 |  |  | static int get_jackpoll_interval(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i = jackpoll_ms[chip->dev_index]; | 
					
						
							|  |  |  | 	unsigned int j; | 
					
						
							|  |  |  | 	if (i == 0) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	if (i < 50 || i > 60000) | 
					
						
							|  |  |  | 		j = 0; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		j = msecs_to_jiffies(i); | 
					
						
							|  |  |  | 	if (j == 0) | 
					
						
							|  |  |  | 		snd_printk(KERN_WARNING SFX | 
					
						
							|  |  |  | 			   "jackpoll_ms value out of range: %d\n", i); | 
					
						
							|  |  |  | 	return j; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Codec initialization | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-03 16:00:44 +02:00
										 |  |  | /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */ | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = { | 
					
						
							| 
									
										
										
										
											2010-03-03 15:05:53 +08:00
										 |  |  | 	[AZX_DRIVER_NVIDIA] = 8, | 
					
						
							| 
									
										
										
										
											2008-05-27 11:44:55 +02:00
										 |  |  | 	[AZX_DRIVER_TERA] = 1, | 
					
						
							| 
									
										
										
										
											2007-03-12 21:30:46 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static int azx_codec_create(struct azx *chip, const char *model) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct hda_bus_template bus_temp; | 
					
						
							| 
									
										
										
										
											2008-10-28 11:38:58 +01:00
										 |  |  | 	int c, codecs, err; | 
					
						
							|  |  |  | 	int max_slots; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	memset(&bus_temp, 0, sizeof(bus_temp)); | 
					
						
							|  |  |  | 	bus_temp.private_data = chip; | 
					
						
							|  |  |  | 	bus_temp.modelname = model; | 
					
						
							|  |  |  | 	bus_temp.pci = chip->pci; | 
					
						
							| 
									
										
										
										
											2006-02-16 18:17:58 +01:00
										 |  |  | 	bus_temp.ops.command = azx_send_cmd; | 
					
						
							|  |  |  | 	bus_temp.ops.get_response = azx_get_response; | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	bus_temp.ops.attach_pcm = azx_attach_pcm_stream; | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 	bus_temp.ops.bus_reset = azx_bus_reset; | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2008-11-28 07:22:18 +01:00
										 |  |  | 	bus_temp.power_save = &power_save; | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	bus_temp.ops.pm_notify = azx_power_notify; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | 	bus_temp.ops.load_dsp_prepare = azx_load_dsp_prepare; | 
					
						
							|  |  |  | 	bus_temp.ops.load_dsp_trigger = azx_load_dsp_trigger; | 
					
						
							|  |  |  | 	bus_temp.ops.load_dsp_cleanup = azx_load_dsp_cleanup; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return err; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2008-09-26 13:55:56 +08:00
										 |  |  | 		chip->bus->needs_damn_long_delay = 1; | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-26 13:55:56 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-28 11:38:58 +01:00
										 |  |  | 	codecs = 0; | 
					
						
							| 
									
										
										
										
											2008-09-03 16:00:44 +02:00
										 |  |  | 	max_slots = azx_max_codecs[chip->driver_type]; | 
					
						
							|  |  |  | 	if (!max_slots) | 
					
						
							| 
									
										
										
										
											2010-03-03 15:05:53 +08:00
										 |  |  | 		max_slots = AZX_DEFAULT_CODECS; | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* First try to probe all given codec slots */ | 
					
						
							|  |  |  | 	for (c = 0; c < max_slots; c++) { | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) { | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 			if (probe_codec(chip, c) < 0) { | 
					
						
							|  |  |  | 				/* Some BIOSen give you wrong codec addresses
 | 
					
						
							|  |  |  | 				 * that don't exist | 
					
						
							|  |  |  | 				 */ | 
					
						
							| 
									
										
										
										
											2009-05-19 12:16:46 +02:00
										 |  |  | 				snd_printk(KERN_WARNING SFX | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 					   "%s: Codec #%d probe error; " | 
					
						
							|  |  |  | 					   "disabling it...\n", pci_name(chip->pci), c); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 				chip->codec_mask &= ~(1 << c); | 
					
						
							|  |  |  | 				/* More badly, accessing to a non-existing
 | 
					
						
							|  |  |  | 				 * codec often screws up the controller chip, | 
					
						
							| 
									
										
										
										
											2010-02-08 20:37:26 +01:00
										 |  |  | 				 * and disturbs the further communications. | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 				 * Thus if an error occurs during probing, | 
					
						
							|  |  |  | 				 * better to reset the controller chip to | 
					
						
							|  |  |  | 				 * get back to the sanity state. | 
					
						
							|  |  |  | 				 */ | 
					
						
							|  |  |  | 				azx_stop_chip(chip); | 
					
						
							| 
									
										
										
										
											2010-03-26 10:28:46 +01:00
										 |  |  | 				azx_init_chip(chip, 1); | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 15:25:02 +02:00
										 |  |  | 	/* AMD chipsets often cause the communication stalls upon certain
 | 
					
						
							|  |  |  | 	 * sequence like the pin-detection.  It seems that forcing the synced | 
					
						
							|  |  |  | 	 * access works around the stall.  Grrr... | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: Enable sync_write for stable communication\n", | 
					
						
							|  |  |  | 			pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2011-04-26 15:25:02 +02:00
										 |  |  | 		chip->bus->sync_write = 1; | 
					
						
							|  |  |  | 		chip->bus->allow_bus_reset = 1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-06 17:11:10 +01:00
										 |  |  | 	/* Then create codec instances */ | 
					
						
							| 
									
										
										
										
											2008-10-28 11:38:58 +01:00
										 |  |  | 	for (c = 0; c < max_slots; c++) { | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 		if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) { | 
					
						
							| 
									
										
										
										
											2007-04-24 12:23:53 +02:00
										 |  |  | 			struct hda_codec *codec; | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | 			err = snd_hda_codec_new(chip->bus, c, &codec); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			if (err < 0) | 
					
						
							|  |  |  | 				continue; | 
					
						
							| 
									
										
										
										
											2012-10-09 15:04:21 +02:00
										 |  |  | 			codec->jackpoll_interval = get_jackpoll_interval(chip); | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | 			codec->beep_mode = chip->beep_mode; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			codecs++; | 
					
						
							| 
									
										
										
										
											2007-03-21 15:14:35 +01:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	if (!codecs) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return -ENXIO; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | /* configure each codec instance */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int azx_codec_configure(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct hda_codec *codec; | 
					
						
							|  |  |  | 	list_for_each_entry(codec, &chip->bus->codec_list, list) { | 
					
						
							|  |  |  | 		snd_hda_codec_configure(codec); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * PCM support | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* assign a stream for the PCM */ | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | static inline struct azx_dev * | 
					
						
							|  |  |  | azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	int dev, i, nums; | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 	struct azx_dev *res = NULL; | 
					
						
							| 
									
										
										
										
											2011-10-06 10:07:58 +02:00
										 |  |  | 	/* make a non-zero unique key for the substream */ | 
					
						
							|  |  |  | 	int key = (substream->pcm->device << 16) | (substream->number << 2) | | 
					
						
							|  |  |  | 		(substream->stream + 1); | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 		dev = chip->playback_index_offset; | 
					
						
							|  |  |  | 		nums = chip->playback_streams; | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		dev = chip->capture_index_offset; | 
					
						
							|  |  |  | 		nums = chip->capture_streams; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	for (i = 0; i < nums; i++, dev++) { | 
					
						
							|  |  |  | 		struct azx_dev *azx_dev = &chip->azx_dev[dev]; | 
					
						
							|  |  |  | 		dsp_lock(azx_dev); | 
					
						
							|  |  |  | 		if (!azx_dev->opened && !dsp_is_locked(azx_dev)) { | 
					
						
							|  |  |  | 			res = azx_dev; | 
					
						
							|  |  |  | 			if (res->assigned_key == key) { | 
					
						
							|  |  |  | 				res->opened = 1; | 
					
						
							|  |  |  | 				res->assigned_key = key; | 
					
						
							|  |  |  | 				dsp_unlock(azx_dev); | 
					
						
							|  |  |  | 				return azx_dev; | 
					
						
							|  |  |  | 			} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		dsp_unlock(azx_dev); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 	if (res) { | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		dsp_lock(res); | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 		res->opened = 1; | 
					
						
							| 
									
										
										
										
											2011-10-06 10:07:58 +02:00
										 |  |  | 		res->assigned_key = key; | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		dsp_unlock(res); | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	return res; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* release the assigned stream */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static inline void azx_release_device(struct azx_dev *azx_dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	azx_dev->opened = 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | static cycle_t azx_cc_read(const struct cyclecounter *cc) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc); | 
					
						
							|  |  |  | 	struct snd_pcm_substream *substream = azx_dev->substream; | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return azx_readl(chip, WALLCLK); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_timecounter_init(struct snd_pcm_substream *substream, | 
					
						
							|  |  |  | 				bool force, cycle_t last) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							|  |  |  | 	struct timecounter *tc = &azx_dev->azx_tc; | 
					
						
							|  |  |  | 	struct cyclecounter *cc = &azx_dev->azx_cc; | 
					
						
							|  |  |  | 	u64 nsec; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	cc->read = azx_cc_read; | 
					
						
							|  |  |  | 	cc->mask = CLOCKSOURCE_MASK(32); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Converting from 24 MHz to ns means applying a 125/3 factor. | 
					
						
							|  |  |  | 	 * To avoid any saturation issues in intermediate operations, | 
					
						
							|  |  |  | 	 * the 125 factor is applied first. The division is applied | 
					
						
							|  |  |  | 	 * last after reading the timecounter value. | 
					
						
							|  |  |  | 	 * Applying the 1/3 factor as part of the multiplication | 
					
						
							|  |  |  | 	 * requires at least 20 bits for a decent precision, however | 
					
						
							|  |  |  | 	 * overflows occur after about 4 hours or less, not a option. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	cc->mult = 125; /* saturation after 195 years */ | 
					
						
							|  |  |  | 	cc->shift = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	nsec = 0; /* audio time is elapsed time since trigger */ | 
					
						
							|  |  |  | 	timecounter_init(tc, cc, nsec); | 
					
						
							|  |  |  | 	if (force) | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * force timecounter to use predefined value, | 
					
						
							|  |  |  | 		 * used for synchronized starts | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		tc->cycle_last = last; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-15 11:57:05 -07:00
										 |  |  | static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream, | 
					
						
							| 
									
										
										
										
											2013-04-08 18:20:30 -07:00
										 |  |  | 				u64 nsec) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | 
					
						
							|  |  |  | 	u64 codec_frames, codec_nsecs; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!hinfo->ops.get_delay) | 
					
						
							|  |  |  | 		return nsec; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream); | 
					
						
							|  |  |  | 	codec_nsecs = div_u64(codec_frames * 1000000000LL, | 
					
						
							|  |  |  | 			      substream->runtime->rate); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-15 11:57:05 -07:00
										 |  |  | 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) | 
					
						
							|  |  |  | 		return nsec + codec_nsecs; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-08 18:20:30 -07:00
										 |  |  | 	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream, | 
					
						
							|  |  |  | 				struct timespec *ts) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							|  |  |  | 	u64 nsec; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	nsec = timecounter_read(&azx_dev->azx_tc); | 
					
						
							|  |  |  | 	nsec = div_u64(nsec, 3); /* can be optimized */ | 
					
						
							| 
									
										
										
										
											2013-04-15 11:57:05 -07:00
										 |  |  | 	nsec = azx_adjust_codec_delay(substream, nsec); | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	*ts = ns_to_timespec(nsec); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static struct snd_pcm_hardware azx_pcm_hw = { | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	.info =			(SNDRV_PCM_INFO_MMAP | | 
					
						
							|  |  |  | 				 SNDRV_PCM_INFO_INTERLEAVED | | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 				 SNDRV_PCM_INFO_BLOCK_TRANSFER | | 
					
						
							|  |  |  | 				 SNDRV_PCM_INFO_MMAP_VALID | | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 				 /* No full-resume yet implemented */ | 
					
						
							|  |  |  | 				 /* SNDRV_PCM_INFO_RESUME |*/ | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 				 SNDRV_PCM_INFO_PAUSE | | 
					
						
							| 
									
										
										
										
											2010-11-15 10:49:47 +01:00
										 |  |  | 				 SNDRV_PCM_INFO_SYNC_START | | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 				 SNDRV_PCM_INFO_HAS_WALL_CLOCK | | 
					
						
							| 
									
										
										
										
											2010-11-15 10:49:47 +01:00
										 |  |  | 				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP), | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.formats =		SNDRV_PCM_FMTBIT_S16_LE, | 
					
						
							|  |  |  | 	.rates =		SNDRV_PCM_RATE_48000, | 
					
						
							|  |  |  | 	.rate_min =		48000, | 
					
						
							|  |  |  | 	.rate_max =		48000, | 
					
						
							|  |  |  | 	.channels_min =		2, | 
					
						
							|  |  |  | 	.channels_max =		2, | 
					
						
							|  |  |  | 	.buffer_bytes_max =	AZX_MAX_BUF_SIZE, | 
					
						
							|  |  |  | 	.period_bytes_min =	128, | 
					
						
							|  |  |  | 	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2, | 
					
						
							|  |  |  | 	.periods_min =		2, | 
					
						
							|  |  |  | 	.periods_max =		AZX_MAX_FRAG, | 
					
						
							|  |  |  | 	.fifo_size =		0, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_pcm_open(struct snd_pcm_substream *substream) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev; | 
					
						
							|  |  |  | 	struct snd_pcm_runtime *runtime = substream->runtime; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 	int err; | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	int buff_step; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	mutex_lock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2009-12-25 13:14:27 +08:00
										 |  |  | 	azx_dev = azx_assign_device(chip, substream); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (azx_dev == NULL) { | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 		mutex_unlock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return -EBUSY; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	runtime->hw = azx_pcm_hw; | 
					
						
							|  |  |  | 	runtime->hw.channels_min = hinfo->channels_min; | 
					
						
							|  |  |  | 	runtime->hw.channels_max = hinfo->channels_max; | 
					
						
							|  |  |  | 	runtime->hw.formats = hinfo->formats; | 
					
						
							|  |  |  | 	runtime->hw.rates = hinfo->rates; | 
					
						
							|  |  |  | 	snd_pcm_limit_hw_rates(runtime); | 
					
						
							|  |  |  | 	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS); | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* avoid wrap-around with wall-clock */ | 
					
						
							|  |  |  | 	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME, | 
					
						
							|  |  |  | 				20, | 
					
						
							|  |  |  | 				178000000); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-23 17:10:24 +01:00
										 |  |  | 	if (chip->align_buffer_size) | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 		/* constrain buffer sizes to be multiple of 128
 | 
					
						
							|  |  |  | 		   bytes. This is more efficient in terms of memory | 
					
						
							|  |  |  | 		   access but isn't required by the HDA spec and | 
					
						
							|  |  |  | 		   prevents users from specifying exact period/buffer | 
					
						
							|  |  |  | 		   sizes. For example for 44.1kHz, a period size set | 
					
						
							|  |  |  | 		   to 20ms will be rounded to 19.59ms. */ | 
					
						
							|  |  |  | 		buff_step = 128; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		/* Don't enforce steps on buffer sizes, still need to
 | 
					
						
							|  |  |  | 		   be multiple of 4 bytes (HDA spec). Tested on Intel | 
					
						
							|  |  |  | 		   HDA controllers, may not work on all devices where | 
					
						
							|  |  |  | 		   option needs to be disabled */ | 
					
						
							|  |  |  | 		buff_step = 4; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-16 15:01:36 +01:00
										 |  |  | 	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 				   buff_step); | 
					
						
							| 
									
										
										
										
											2007-03-16 15:01:36 +01:00
										 |  |  | 	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 				   buff_step); | 
					
						
							| 
									
										
										
										
											2012-06-15 19:36:23 -07:00
										 |  |  | 	snd_hda_power_up_d3wait(apcm->codec); | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	err = hinfo->ops.open(hinfo, apcm->codec, substream); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		azx_release_device(azx_dev); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 		snd_hda_power_down(apcm->codec); | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 		mutex_unlock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return err; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-07-03 23:06:45 +02:00
										 |  |  | 	snd_pcm_limit_hw_rates(runtime); | 
					
						
							| 
									
										
										
										
											2009-07-05 11:44:46 +02:00
										 |  |  | 	/* sanity check */ | 
					
						
							|  |  |  | 	if (snd_BUG_ON(!runtime->hw.channels_min) || | 
					
						
							|  |  |  | 	    snd_BUG_ON(!runtime->hw.channels_max) || | 
					
						
							|  |  |  | 	    snd_BUG_ON(!runtime->hw.formats) || | 
					
						
							|  |  |  | 	    snd_BUG_ON(!runtime->hw.rates)) { | 
					
						
							|  |  |  | 		azx_release_device(azx_dev); | 
					
						
							|  |  |  | 		hinfo->ops.close(hinfo, apcm->codec, substream); | 
					
						
							|  |  |  | 		snd_hda_power_down(apcm->codec); | 
					
						
							|  |  |  | 		mutex_unlock(&chip->open_mutex); | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* disable WALLCLOCK timestamps for capture streams
 | 
					
						
							|  |  |  | 	   until we figure out how to handle digital inputs */ | 
					
						
							|  |  |  | 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) | 
					
						
							|  |  |  | 		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	spin_lock_irqsave(&chip->reg_lock, flags); | 
					
						
							|  |  |  | 	azx_dev->substream = substream; | 
					
						
							|  |  |  | 	azx_dev->running = 0; | 
					
						
							|  |  |  | 	spin_unlock_irqrestore(&chip->reg_lock, flags); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	runtime->private_data = azx_dev; | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	snd_pcm_set_sync(substream); | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	mutex_unlock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_pcm_close(struct snd_pcm_substream *substream) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	mutex_lock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	spin_lock_irqsave(&chip->reg_lock, flags); | 
					
						
							|  |  |  | 	azx_dev->substream = NULL; | 
					
						
							|  |  |  | 	azx_dev->running = 0; | 
					
						
							|  |  |  | 	spin_unlock_irqrestore(&chip->reg_lock, flags); | 
					
						
							|  |  |  | 	azx_release_device(azx_dev); | 
					
						
							|  |  |  | 	hinfo->ops.close(hinfo, apcm->codec, substream); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	snd_hda_power_down(apcm->codec); | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	mutex_unlock(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | static int azx_pcm_hw_params(struct snd_pcm_substream *substream, | 
					
						
							|  |  |  | 			     struct snd_pcm_hw_params *hw_params) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	int ret; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	dsp_lock(azx_dev); | 
					
						
							|  |  |  | 	if (dsp_is_locked(azx_dev)) { | 
					
						
							|  |  |  | 		ret = -EBUSY; | 
					
						
							|  |  |  | 		goto unlock; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	mark_runtime_wc(chip, azx_dev, substream, false); | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	azx_dev->bufsize = 0; | 
					
						
							|  |  |  | 	azx_dev->period_bytes = 0; | 
					
						
							|  |  |  | 	azx_dev->format_val = 0; | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	ret = snd_pcm_lib_malloc_pages(substream, | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 					params_buffer_bytes(hw_params)); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	if (ret < 0) | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		goto unlock; | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	mark_runtime_wc(chip, azx_dev, substream, true); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  |  unlock: | 
					
						
							|  |  |  | 	dsp_unlock(azx_dev); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	return ret; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_pcm_hw_free(struct snd_pcm_substream *substream) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* reset BDL address */ | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	dsp_lock(azx_dev); | 
					
						
							|  |  |  | 	if (!dsp_is_locked(azx_dev)) { | 
					
						
							|  |  |  | 		azx_sd_writel(azx_dev, SD_BDLPL, 0); | 
					
						
							|  |  |  | 		azx_sd_writel(azx_dev, SD_BDLPU, 0); | 
					
						
							|  |  |  | 		azx_sd_writel(azx_dev, SD_CTL, 0); | 
					
						
							|  |  |  | 		azx_dev->bufsize = 0; | 
					
						
							|  |  |  | 		azx_dev->period_bytes = 0; | 
					
						
							|  |  |  | 		azx_dev->format_val = 0; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-08-06 13:48:11 +02:00
										 |  |  | 	snd_hda_codec_cleanup(apcm->codec, hinfo, substream); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-29 18:07:22 +01:00
										 |  |  | 	mark_runtime_wc(chip, azx_dev, substream, false); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	azx_dev->prepared = 0; | 
					
						
							|  |  |  | 	dsp_unlock(azx_dev); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return snd_pcm_lib_free_pages(substream); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_pcm_prepare(struct snd_pcm_substream *substream) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct snd_pcm_runtime *runtime = substream->runtime; | 
					
						
							| 
									
										
										
										
											2010-10-22 17:15:47 +02:00
										 |  |  | 	unsigned int bufsize, period_bytes, format_val, stream_tag; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	int err; | 
					
						
							| 
									
										
											  
											
												ALSA: hda: Allow multple SPDIF controls per codec
Currently, the data that backs the kcontrols created by
snd_hda_create_spdif_out_ctls is stored directly in struct hda_codec. When
multiple sets of these controls are stored, they will all manipulate the
same data, causing confusion. Instead, store an array of this data, one
copy per converter, to isolate the controls.
This patch would cause a behavioural change in the case where
snd_hda_create_spdif_out_ctls was called multiple times for a single codec.
As best I can tell, this is never the case for any codec.
This will be relevant at least for some HDMI audio codecs, such as the
NVIDIA GeForce 520 and Intel Ibex Peak. A future change will modify the
driver's handling of those codecs to create multiple PCMs per codec. Note
that this issue isn't affected by whether one creates a PCM-per-converter
or PCM-per-pin; there are multiple of both within a single codec in both
of those codecs.
Note that those codecs don't currently create multiple PCMs for the codec
due to the default HW mux state of all pins being to point at the same
converter, hence there is only a single converter routed to any pin, and
hence only a single PCM.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
											
										 
											2011-06-01 11:14:17 -06:00
										 |  |  | 	struct hda_spdif_out *spdif = | 
					
						
							|  |  |  | 		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid); | 
					
						
							|  |  |  | 	unsigned short ctls = spdif ? spdif->ctls : 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	dsp_lock(azx_dev); | 
					
						
							|  |  |  | 	if (dsp_is_locked(azx_dev)) { | 
					
						
							|  |  |  | 		err = -EBUSY; | 
					
						
							|  |  |  | 		goto unlock; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 	azx_stream_reset(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	format_val = snd_hda_calc_stream_format(runtime->rate, | 
					
						
							|  |  |  | 						runtime->channels, | 
					
						
							|  |  |  | 						runtime->format, | 
					
						
							| 
									
										
										
										
											2010-08-03 13:28:57 +03:00
										 |  |  | 						hinfo->maxbps, | 
					
						
							| 
									
										
											  
											
												ALSA: hda: Allow multple SPDIF controls per codec
Currently, the data that backs the kcontrols created by
snd_hda_create_spdif_out_ctls is stored directly in struct hda_codec. When
multiple sets of these controls are stored, they will all manipulate the
same data, causing confusion. Instead, store an array of this data, one
copy per converter, to isolate the controls.
This patch would cause a behavioural change in the case where
snd_hda_create_spdif_out_ctls was called multiple times for a single codec.
As best I can tell, this is never the case for any codec.
This will be relevant at least for some HDMI audio codecs, such as the
NVIDIA GeForce 520 and Intel Ibex Peak. A future change will modify the
driver's handling of those codecs to create multiple PCMs per codec. Note
that this issue isn't affected by whether one creates a PCM-per-converter
or PCM-per-pin; there are multiple of both within a single codec in both
of those codecs.
Note that those codecs don't currently create multiple PCMs for the codec
due to the default HW mux state of all pins being to point at the same
converter, hence there is only a single converter routed to any pin, and
hence only a single PCM.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Signed-off-by: Takashi Iwai <tiwai@suse.de>
											
										 
											2011-06-01 11:14:17 -06:00
										 |  |  | 						ctls); | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	if (!format_val) { | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 		snd_printk(KERN_ERR SFX | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   "%s: invalid format_val, rate=%d, ch=%d, format=%d\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		err = -EINVAL; | 
					
						
							|  |  |  | 		goto unlock; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	bufsize = snd_pcm_lib_buffer_bytes(substream); | 
					
						
							|  |  |  | 	period_bytes = snd_pcm_lib_period_bytes(substream); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 	snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n", | 
					
						
							|  |  |  | 		    pci_name(chip->pci), bufsize, format_val); | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (bufsize != azx_dev->bufsize || | 
					
						
							|  |  |  | 	    period_bytes != azx_dev->period_bytes || | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 	    format_val != azx_dev->format_val || | 
					
						
							|  |  |  | 	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) { | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 		azx_dev->bufsize = bufsize; | 
					
						
							|  |  |  | 		azx_dev->period_bytes = period_bytes; | 
					
						
							|  |  |  | 		azx_dev->format_val = format_val; | 
					
						
							| 
									
										
										
										
											2012-09-11 15:19:10 +02:00
										 |  |  | 		azx_dev->no_period_wakeup = runtime->no_period_wakeup; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 		err = azx_setup_periods(chip, substream, azx_dev); | 
					
						
							|  |  |  | 		if (err < 0) | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 			goto unlock; | 
					
						
							| 
									
										
										
										
											2009-03-18 15:09:13 +01:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 	/* wallclk has 24Mhz clock source */ | 
					
						
							|  |  |  | 	azx_dev->period_wallclk = (((runtime->period_size * 24000) / | 
					
						
							|  |  |  | 						runtime->rate) * 1000); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	azx_setup_controller(chip, azx_dev); | 
					
						
							|  |  |  | 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) | 
					
						
							|  |  |  | 		azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		azx_dev->fifo_size = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-22 17:15:47 +02:00
										 |  |  | 	stream_tag = azx_dev->stream_tag; | 
					
						
							|  |  |  | 	/* CA-IBG chips need the playback stream starting from 1 */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) && | 
					
						
							| 
									
										
										
										
											2010-10-22 17:15:47 +02:00
										 |  |  | 	    stream_tag > chip->capture_streams) | 
					
						
							|  |  |  | 		stream_tag -= chip->capture_streams; | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag, | 
					
						
							| 
									
										
										
										
											2010-08-06 13:48:11 +02:00
										 |  |  | 				     azx_dev->format_val, substream); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |  unlock: | 
					
						
							|  |  |  | 	if (!err) | 
					
						
							|  |  |  | 		azx_dev->prepared = 1; | 
					
						
							|  |  |  | 	dsp_unlock(azx_dev); | 
					
						
							|  |  |  | 	return err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	struct azx_dev *azx_dev; | 
					
						
							|  |  |  | 	struct snd_pcm_substream *s; | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 	int rstart = 0, start, nsync = 0, sbits = 0; | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	int nwait, timeout; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-16 15:10:08 +02:00
										 |  |  | 	azx_dev = get_azx_dev(substream); | 
					
						
							|  |  |  | 	trace_azx_pcm_trigger(chip, azx_dev, cmd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	if (dsp_is_locked(azx_dev) || !azx_dev->prepared) | 
					
						
							|  |  |  | 		return -EPIPE; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	switch (cmd) { | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 	case SNDRV_PCM_TRIGGER_START: | 
					
						
							|  |  |  | 		rstart = 1; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: | 
					
						
							|  |  |  | 	case SNDRV_PCM_TRIGGER_RESUME: | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 		start = 1; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH: | 
					
						
							| 
									
										
										
										
											2005-08-15 20:53:07 +02:00
										 |  |  | 	case SNDRV_PCM_TRIGGER_SUSPEND: | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	case SNDRV_PCM_TRIGGER_STOP: | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 		start = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	snd_pcm_group_for_each_entry(s, substream) { | 
					
						
							|  |  |  | 		if (s->pcm->card != substream->pcm->card) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 		azx_dev = get_azx_dev(s); | 
					
						
							|  |  |  | 		sbits |= 1 << azx_dev->index; | 
					
						
							|  |  |  | 		nsync++; | 
					
						
							|  |  |  | 		snd_pcm_trigger_done(s, substream); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	spin_lock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:05 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* first, set SYNC bits of corresponding streams */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC) | 
					
						
							|  |  |  | 		azx_writel(chip, OLD_SSYNC, | 
					
						
							|  |  |  | 			azx_readl(chip, OLD_SSYNC) | sbits); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	snd_pcm_group_for_each_entry(s, substream) { | 
					
						
							|  |  |  | 		if (s->pcm->card != substream->pcm->card) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 		azx_dev = get_azx_dev(s); | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 		if (start) { | 
					
						
							|  |  |  | 			azx_dev->start_wallclk = azx_readl(chip, WALLCLK); | 
					
						
							|  |  |  | 			if (!rstart) | 
					
						
							|  |  |  | 				azx_dev->start_wallclk -= | 
					
						
							|  |  |  | 						azx_dev->period_wallclk; | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 			azx_stream_start(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 		} else { | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 			azx_stream_stop(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 		azx_dev->running = start; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	spin_unlock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	if (start) { | 
					
						
							|  |  |  | 		/* wait until all FIFOs get ready */ | 
					
						
							|  |  |  | 		for (timeout = 5000; timeout; timeout--) { | 
					
						
							|  |  |  | 			nwait = 0; | 
					
						
							|  |  |  | 			snd_pcm_group_for_each_entry(s, substream) { | 
					
						
							|  |  |  | 				if (s->pcm->card != substream->pcm->card) | 
					
						
							|  |  |  | 					continue; | 
					
						
							|  |  |  | 				azx_dev = get_azx_dev(s); | 
					
						
							|  |  |  | 				if (!(azx_sd_readb(azx_dev, SD_STS) & | 
					
						
							|  |  |  | 				      SD_STS_FIFO_READY)) | 
					
						
							|  |  |  | 					nwait++; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			if (!nwait) | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			cpu_relax(); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		/* wait until all RUN bits are cleared */ | 
					
						
							|  |  |  | 		for (timeout = 5000; timeout; timeout--) { | 
					
						
							|  |  |  | 			nwait = 0; | 
					
						
							|  |  |  | 			snd_pcm_group_for_each_entry(s, substream) { | 
					
						
							|  |  |  | 				if (s->pcm->card != substream->pcm->card) | 
					
						
							|  |  |  | 					continue; | 
					
						
							|  |  |  | 				azx_dev = get_azx_dev(s); | 
					
						
							|  |  |  | 				if (azx_sd_readb(azx_dev, SD_CTL) & | 
					
						
							|  |  |  | 				    SD_CTL_DMA_START) | 
					
						
							|  |  |  | 					nwait++; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			if (!nwait) | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			cpu_relax(); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:05 -05:00
										 |  |  | 	spin_lock(&chip->reg_lock); | 
					
						
							|  |  |  | 	/* reset SYNC bits */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC) | 
					
						
							|  |  |  | 		azx_writel(chip, OLD_SSYNC, | 
					
						
							|  |  |  | 			azx_readl(chip, OLD_SSYNC) & ~sbits); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits); | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 	if (start) { | 
					
						
							|  |  |  | 		azx_timecounter_init(substream, 0, 0); | 
					
						
							|  |  |  | 		if (nsync > 1) { | 
					
						
							|  |  |  | 			cycle_t cycle_last; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			/* same start cycle for master and group */ | 
					
						
							|  |  |  | 			azx_dev = get_azx_dev(substream); | 
					
						
							|  |  |  | 			cycle_last = azx_dev->azx_tc.cycle_last; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			snd_pcm_group_for_each_entry(s, substream) { | 
					
						
							|  |  |  | 				if (s->pcm->card != substream->pcm->card) | 
					
						
							|  |  |  | 					continue; | 
					
						
							|  |  |  | 				azx_timecounter_init(s, 1, cycle_last); | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:05 -05:00
										 |  |  | 	spin_unlock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2008-03-18 17:11:05 +01:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | /* get the current DMA position with correction on VIA chips */ | 
					
						
							|  |  |  | static unsigned int azx_via_get_position(struct azx *chip, | 
					
						
							|  |  |  | 					 struct azx_dev *azx_dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int link_pos, mini_pos, bound_pos; | 
					
						
							|  |  |  | 	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos; | 
					
						
							|  |  |  | 	unsigned int fifo_size; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	link_pos = azx_sd_readl(azx_dev, SD_LPIB); | 
					
						
							| 
									
										
										
										
											2011-06-07 12:26:56 +02:00
										 |  |  | 	if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | 		/* Playback, no problem using link position */ | 
					
						
							|  |  |  | 		return link_pos; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Capture */ | 
					
						
							|  |  |  | 	/* For new chipset,
 | 
					
						
							|  |  |  | 	 * use mod to get the DMA position just like old chipset | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	mod_dma_pos = le32_to_cpu(*azx_dev->posbuf); | 
					
						
							|  |  |  | 	mod_dma_pos %= azx_dev->period_bytes; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* azx_dev->fifo_size can't get FIFO size of in stream.
 | 
					
						
							|  |  |  | 	 * Get from base address + offset. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (azx_dev->insufficient) { | 
					
						
							|  |  |  | 		/* Link position never gather than FIFO size */ | 
					
						
							|  |  |  | 		if (link_pos <= fifo_size) | 
					
						
							|  |  |  | 			return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		azx_dev->insufficient = 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (link_pos <= fifo_size) | 
					
						
							|  |  |  | 		mini_pos = azx_dev->bufsize + link_pos - fifo_size; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		mini_pos = link_pos - fifo_size; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Find nearest previous boudary */ | 
					
						
							|  |  |  | 	mod_mini_pos = mini_pos % azx_dev->period_bytes; | 
					
						
							|  |  |  | 	mod_link_pos = link_pos % azx_dev->period_bytes; | 
					
						
							|  |  |  | 	if (mod_link_pos >= fifo_size) | 
					
						
							|  |  |  | 		bound_pos = link_pos - mod_link_pos; | 
					
						
							|  |  |  | 	else if (mod_dma_pos >= mod_mini_pos) | 
					
						
							|  |  |  | 		bound_pos = mini_pos - mod_mini_pos; | 
					
						
							|  |  |  | 	else { | 
					
						
							|  |  |  | 		bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes; | 
					
						
							|  |  |  | 		if (bound_pos >= azx_dev->bufsize) | 
					
						
							|  |  |  | 			bound_pos = 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Calculate real DMA position we want */ | 
					
						
							|  |  |  | 	return bound_pos + mod_dma_pos; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | static unsigned int azx_get_position(struct azx *chip, | 
					
						
							| 
									
										
										
										
											2011-09-30 08:52:26 +02:00
										 |  |  | 				     struct azx_dev *azx_dev, | 
					
						
							|  |  |  | 				     bool with_check) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-04-05 07:27:45 +02:00
										 |  |  | 	struct snd_pcm_substream *substream = azx_dev->substream; | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned int pos; | 
					
						
							| 
									
										
										
										
											2013-04-05 07:27:45 +02:00
										 |  |  | 	int stream = substream->stream; | 
					
						
							|  |  |  | 	struct hda_pcm_stream *hinfo = apcm->hinfo[stream]; | 
					
						
							| 
									
										
										
										
											2012-10-16 15:10:08 +02:00
										 |  |  | 	int delay = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 	switch (chip->position_fix[stream]) { | 
					
						
							|  |  |  | 	case POS_FIX_LPIB: | 
					
						
							|  |  |  | 		/* read LPIB */ | 
					
						
							|  |  |  | 		pos = azx_sd_readl(azx_dev, SD_LPIB); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case POS_FIX_VIACOMBO: | 
					
						
							| 
									
										
										
										
											2008-08-26 14:38:03 +02:00
										 |  |  | 		pos = azx_via_get_position(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		/* use the position buffer */ | 
					
						
							|  |  |  | 		pos = le32_to_cpu(*azx_dev->posbuf); | 
					
						
							| 
									
										
										
										
											2011-09-30 08:52:26 +02:00
										 |  |  | 		if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) { | 
					
						
							| 
									
										
										
										
											2011-06-07 12:23:23 +02:00
										 |  |  | 			if (!pos || pos == (u32)-1) { | 
					
						
							|  |  |  | 				printk(KERN_WARNING | 
					
						
							|  |  |  | 				       "hda-intel: Invalid position buffer, " | 
					
						
							|  |  |  | 				       "using LPIB read method instead.\n"); | 
					
						
							|  |  |  | 				chip->position_fix[stream] = POS_FIX_LPIB; | 
					
						
							|  |  |  | 				pos = azx_sd_readl(azx_dev, SD_LPIB); | 
					
						
							|  |  |  | 			} else | 
					
						
							|  |  |  | 				chip->position_fix[stream] = POS_FIX_POSBUF; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (pos >= azx_dev->bufsize) | 
					
						
							|  |  |  | 		pos = 0; | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:06 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* calculate runtime delay from LPIB */ | 
					
						
							| 
									
										
										
										
											2013-04-05 07:27:45 +02:00
										 |  |  | 	if (substream->runtime && | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:06 -05:00
										 |  |  | 	    chip->position_fix[stream] == POS_FIX_POSBUF && | 
					
						
							|  |  |  | 	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) { | 
					
						
							|  |  |  | 		unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB); | 
					
						
							|  |  |  | 		if (stream == SNDRV_PCM_STREAM_PLAYBACK) | 
					
						
							|  |  |  | 			delay = pos - lpib_pos; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			delay = lpib_pos - pos; | 
					
						
							|  |  |  | 		if (delay < 0) | 
					
						
							|  |  |  | 			delay += azx_dev->bufsize; | 
					
						
							|  |  |  | 		if (delay >= azx_dev->period_bytes) { | 
					
						
							| 
									
										
										
										
											2012-10-16 16:52:26 +02:00
										 |  |  | 			snd_printk(KERN_WARNING SFX | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 				   "%s: Unstable LPIB (%d >= %d); " | 
					
						
							| 
									
										
										
										
											2012-10-16 16:52:26 +02:00
										 |  |  | 				   "disabling LPIB delay counting\n", | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 				   pci_name(chip->pci), delay, azx_dev->period_bytes); | 
					
						
							| 
									
										
										
										
											2012-10-16 16:52:26 +02:00
										 |  |  | 			delay = 0; | 
					
						
							|  |  |  | 			chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY; | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:06 -05:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-04-05 07:27:45 +02:00
										 |  |  | 		delay = bytes_to_frames(substream->runtime, delay); | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:06 -05:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-04-05 07:27:45 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (substream->runtime) { | 
					
						
							|  |  |  | 		if (hinfo->ops.get_delay) | 
					
						
							|  |  |  | 			delay += hinfo->ops.get_delay(hinfo, apcm->codec, | 
					
						
							|  |  |  | 						      substream); | 
					
						
							|  |  |  | 		substream->runtime->delay = delay; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-16 15:10:08 +02:00
										 |  |  | 	trace_azx_get_position(chip, azx_dev, pos, delay); | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	return pos; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = get_azx_dev(substream); | 
					
						
							|  |  |  | 	return bytes_to_frames(substream->runtime, | 
					
						
							| 
									
										
										
										
											2011-09-30 08:52:26 +02:00
										 |  |  | 			       azx_get_position(chip, azx_dev, false)); | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Check whether the current DMA position is acceptable for updating | 
					
						
							|  |  |  |  * periods.  Returns non-zero if it's OK. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Many HD-audio controllers appear pretty inaccurate about | 
					
						
							|  |  |  |  * the update-IRQ timing.  The IRQ is issued before actually the | 
					
						
							|  |  |  |  * data is processed.  So, we need to process it afterwords in a | 
					
						
							|  |  |  |  * workqueue. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 	u32 wallclk; | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	unsigned int pos; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-11 12:10:47 +02:00
										 |  |  | 	wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk; | 
					
						
							|  |  |  | 	if (wallclk < (azx_dev->period_wallclk * 2) / 3) | 
					
						
							| 
									
										
										
										
											2009-04-10 12:20:45 +02:00
										 |  |  | 		return -1;	/* bogus (too early) interrupt */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-30 08:52:26 +02:00
										 |  |  | 	pos = azx_get_position(chip, azx_dev, true); | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-12 18:17:06 +01:00
										 |  |  | 	if (WARN_ONCE(!azx_dev->period_bytes, | 
					
						
							|  |  |  | 		      "hda-intel: zero azx_dev->period_bytes")) | 
					
						
							| 
									
										
										
										
											2010-05-11 12:10:47 +02:00
										 |  |  | 		return -1; /* this shouldn't happen! */ | 
					
						
							| 
									
										
										
										
											2010-06-02 13:29:17 +02:00
										 |  |  | 	if (wallclk < (azx_dev->period_wallclk * 5) / 4 && | 
					
						
							| 
									
										
										
										
											2010-05-11 12:10:47 +02:00
										 |  |  | 	    pos % azx_dev->period_bytes > azx_dev->period_bytes / 2) | 
					
						
							|  |  |  | 		/* NG - it's below the first next period boundary */ | 
					
						
							|  |  |  | 		return bdl_pos_adj[chip->dev_index] ? 0 : -1; | 
					
						
							| 
									
										
										
										
											2010-06-02 13:29:17 +02:00
										 |  |  | 	azx_dev->start_wallclk += wallclk; | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	return 1; /* OK, it's fine */ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * The work for pending PCM period updates. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void azx_irq_pending_work(struct work_struct *work) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip = container_of(work, struct azx, irq_pending_work); | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 	int i, pending, ok; | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | 	if (!chip->irq_pending_warned) { | 
					
						
							|  |  |  | 		printk(KERN_WARNING | 
					
						
							|  |  |  | 		       "hda-intel: IRQ timing workaround is activated " | 
					
						
							|  |  |  | 		       "for card #%d. Suggest a bigger bdl_pos_adj.\n", | 
					
						
							|  |  |  | 		       chip->card->number); | 
					
						
							|  |  |  | 		chip->irq_pending_warned = 1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	for (;;) { | 
					
						
							|  |  |  | 		pending = 0; | 
					
						
							|  |  |  | 		spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 		for (i = 0; i < chip->num_streams; i++) { | 
					
						
							|  |  |  | 			struct azx_dev *azx_dev = &chip->azx_dev[i]; | 
					
						
							|  |  |  | 			if (!azx_dev->irq_pending || | 
					
						
							|  |  |  | 			    !azx_dev->substream || | 
					
						
							|  |  |  | 			    !azx_dev->running) | 
					
						
							|  |  |  | 				continue; | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 			ok = azx_position_ok(chip, azx_dev); | 
					
						
							|  |  |  | 			if (ok > 0) { | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 				azx_dev->irq_pending = 0; | 
					
						
							|  |  |  | 				spin_unlock(&chip->reg_lock); | 
					
						
							|  |  |  | 				snd_pcm_period_elapsed(azx_dev->substream); | 
					
						
							|  |  |  | 				spin_lock(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2010-05-11 10:21:46 +02:00
										 |  |  | 			} else if (ok < 0) { | 
					
						
							|  |  |  | 				pending = 0;	/* too early */ | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 			} else | 
					
						
							|  |  |  | 				pending++; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 		if (!pending) | 
					
						
							|  |  |  | 			return; | 
					
						
							| 
									
										
										
										
											2010-08-03 14:39:04 +02:00
										 |  |  | 		msleep(1); | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* clear irq_pending flags and assure no on-going workq */ | 
					
						
							|  |  |  | static void azx_clear_irq_pending(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 	for (i = 0; i < chip->num_streams; i++) | 
					
						
							|  |  |  | 		chip->azx_dev[i].irq_pending = 0; | 
					
						
							|  |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | #ifdef CONFIG_X86
 | 
					
						
							|  |  |  | static int azx_pcm_mmap(struct snd_pcm_substream *substream, | 
					
						
							|  |  |  | 			struct vm_area_struct *area) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | 
					
						
							|  |  |  | 	struct azx *chip = apcm->chip; | 
					
						
							|  |  |  | 	if (!azx_snoop(chip)) | 
					
						
							|  |  |  | 		area->vm_page_prot = pgprot_writecombine(area->vm_page_prot); | 
					
						
							|  |  |  | 	return snd_pcm_lib_default_mmap(substream, area); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define azx_pcm_mmap	NULL
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static struct snd_pcm_ops azx_pcm_ops = { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.open = azx_pcm_open, | 
					
						
							|  |  |  | 	.close = azx_pcm_close, | 
					
						
							|  |  |  | 	.ioctl = snd_pcm_lib_ioctl, | 
					
						
							|  |  |  | 	.hw_params = azx_pcm_hw_params, | 
					
						
							|  |  |  | 	.hw_free = azx_pcm_hw_free, | 
					
						
							|  |  |  | 	.prepare = azx_pcm_prepare, | 
					
						
							|  |  |  | 	.trigger = azx_pcm_trigger, | 
					
						
							|  |  |  | 	.pointer = azx_pcm_pointer, | 
					
						
							| 
									
										
										
										
											2012-10-22 16:42:16 -05:00
										 |  |  | 	.wall_clock =  azx_get_wallclock_tstamp, | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	.mmap = azx_pcm_mmap, | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	.page = snd_pcm_sgbuf_ops_page, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static void azx_pcm_free(struct snd_pcm *pcm) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	struct azx_pcm *apcm = pcm->private_data; | 
					
						
							|  |  |  | 	if (apcm) { | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 		list_del(&apcm->list); | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 		kfree(apcm); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-12 17:27:46 +02:00
										 |  |  | #define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | static int | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec, | 
					
						
							|  |  |  | 		      struct hda_pcm *cpcm) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct snd_pcm *pcm; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct azx_pcm *apcm; | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	int pcm_dev = cpcm->device; | 
					
						
							| 
									
										
										
										
											2011-07-12 17:27:46 +02:00
										 |  |  | 	unsigned int size; | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	int s, err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	list_for_each_entry(apcm, &chip->pcm_list, list) { | 
					
						
							|  |  |  | 		if (apcm->pcm->device == pcm_dev) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n", | 
					
						
							|  |  |  | 				   pci_name(chip->pci), pcm_dev); | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 			return -EBUSY; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev, | 
					
						
							|  |  |  | 			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams, | 
					
						
							|  |  |  | 			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			  &pcm); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		return err; | 
					
						
							| 
									
										
										
										
											2009-04-16 10:22:24 +02:00
										 |  |  | 	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name)); | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (apcm == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 	apcm->chip = chip; | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	apcm->pcm = pcm; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	apcm->codec = codec; | 
					
						
							|  |  |  | 	pcm->private_data = apcm; | 
					
						
							|  |  |  | 	pcm->private_free = azx_pcm_free; | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM) | 
					
						
							|  |  |  | 		pcm->dev_class = SNDRV_PCM_CLASS_MODEM; | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	list_add_tail(&apcm->list, &chip->pcm_list); | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	cpcm->pcm = pcm; | 
					
						
							|  |  |  | 	for (s = 0; s < 2; s++) { | 
					
						
							|  |  |  | 		apcm->hinfo[s] = &cpcm->stream[s]; | 
					
						
							|  |  |  | 		if (cpcm->stream[s].substreams) | 
					
						
							|  |  |  | 			snd_pcm_set_ops(pcm, s, &azx_pcm_ops); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	/* buffer pre-allocation */ | 
					
						
							| 
									
										
										
										
											2011-07-12 17:27:46 +02:00
										 |  |  | 	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024; | 
					
						
							|  |  |  | 	if (size > MAX_PREALLOC_SIZE) | 
					
						
							|  |  |  | 		size = MAX_PREALLOC_SIZE; | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 					      snd_dma_pci_data(chip->pci), | 
					
						
							| 
									
										
										
										
											2011-07-12 17:27:46 +02:00
										 |  |  | 					      size, MAX_PREALLOC_SIZE); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * mixer creation - all stuff is implemented in hda module | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int azx_mixer_create(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	return snd_hda_build_controls(chip->bus); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * initialize SD streams | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int azx_init_stream(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* initialize each stream (aka device)
 | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	 * assign the starting bdl address to each stream (device) | 
					
						
							|  |  |  | 	 * and initialize | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	for (i = 0; i < chip->num_streams; i++) { | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 		struct azx_dev *azx_dev = &chip->azx_dev[i]; | 
					
						
							| 
									
										
										
										
											2006-08-31 16:55:40 +02:00
										 |  |  | 		azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */ | 
					
						
							|  |  |  | 		azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80); | 
					
						
							|  |  |  | 		/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */ | 
					
						
							|  |  |  | 		azx_dev->sd_int_sta_mask = 1 << i; | 
					
						
							|  |  |  | 		/* stream tag: must be non-zero and unique */ | 
					
						
							|  |  |  | 		azx_dev->index = i; | 
					
						
							|  |  |  | 		azx_dev->stream_tag = i + 1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | static int azx_acquire_irq(struct azx *chip, int do_disconnect) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2006-11-21 12:14:23 +01:00
										 |  |  | 	if (request_irq(chip->pci->irq, azx_interrupt, | 
					
						
							|  |  |  | 			chip->msi ? 0 : IRQF_SHARED, | 
					
						
							| 
									
										
										
										
											2011-06-10 16:36:37 +02:00
										 |  |  | 			KBUILD_MODNAME, chip)) { | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 		printk(KERN_ERR "hda-intel: unable to grab IRQ %d, " | 
					
						
							|  |  |  | 		       "disabling device\n", chip->pci->irq); | 
					
						
							|  |  |  | 		if (do_disconnect) | 
					
						
							|  |  |  | 			snd_card_disconnect(chip->card); | 
					
						
							|  |  |  | 		return -1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	chip->irq = chip->pci->irq; | 
					
						
							| 
									
										
										
										
											2006-11-21 12:10:55 +01:00
										 |  |  | 	pci_intx(chip->pci, !chip->msi); | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | static void azx_stop_chip(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2007-08-13 15:29:04 +02:00
										 |  |  | 	if (!chip->initialized) | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable interrupts */ | 
					
						
							|  |  |  | 	azx_int_disable(chip); | 
					
						
							|  |  |  | 	azx_int_clear(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable CORB/RIRB */ | 
					
						
							|  |  |  | 	azx_free_cmd_io(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* disable position buffer */ | 
					
						
							|  |  |  | 	azx_writel(chip, DPLBASE, 0); | 
					
						
							|  |  |  | 	azx_writel(chip, DPUBASE, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	chip->initialized = 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | #ifdef CONFIG_SND_HDA_DSP_LOADER
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * DSP loading code (e.g. for CA0132) | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* use the first stream for loading DSP */ | 
					
						
							|  |  |  | static struct azx_dev * | 
					
						
							|  |  |  | azx_get_dsp_loader_dev(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return &chip->azx_dev[chip->playback_index_offset]; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int azx_load_dsp_prepare(struct hda_bus *bus, unsigned int format, | 
					
						
							|  |  |  | 				unsigned int byte_size, | 
					
						
							|  |  |  | 				struct snd_dma_buffer *bufp) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 *bdl; | 
					
						
							|  |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev; | 
					
						
							|  |  |  | 	int err; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	azx_dev = azx_get_dsp_loader_dev(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	dsp_lock(azx_dev); | 
					
						
							|  |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 	if (azx_dev->running || azx_dev->locked) { | 
					
						
							|  |  |  | 		spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 		err = -EBUSY; | 
					
						
							|  |  |  | 		goto unlock; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	azx_dev->prepared = 0; | 
					
						
							|  |  |  | 	chip->saved_azx_dev = *azx_dev; | 
					
						
							|  |  |  | 	azx_dev->locked = 1; | 
					
						
							|  |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, | 
					
						
							|  |  |  | 				  snd_dma_pci_data(chip->pci), | 
					
						
							|  |  |  | 				  byte_size, bufp); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		goto err_alloc; | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-10 11:58:40 +01:00
										 |  |  | 	mark_pages_wc(chip, bufp, true); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 	azx_dev->bufsize = byte_size; | 
					
						
							|  |  |  | 	azx_dev->period_bytes = byte_size; | 
					
						
							|  |  |  | 	azx_dev->format_val = format; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	azx_stream_reset(chip, azx_dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* reset BDL address */ | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPL, 0); | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPU, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	azx_dev->frags = 0; | 
					
						
							|  |  |  | 	bdl = (u32 *)azx_dev->bdl.area; | 
					
						
							|  |  |  | 	err = setup_bdle(chip, bufp, azx_dev, &bdl, 0, byte_size, 0); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto error; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	azx_setup_controller(chip, azx_dev); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	dsp_unlock(azx_dev); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 	return azx_dev->stream_tag; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |  error: | 
					
						
							| 
									
										
										
										
											2013-02-10 11:58:40 +01:00
										 |  |  | 	mark_pages_wc(chip, bufp, false); | 
					
						
							|  |  |  | 	snd_dma_free_pages(bufp); | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  |  err_alloc: | 
					
						
							|  |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 	if (azx_dev->opened) | 
					
						
							|  |  |  | 		*azx_dev = chip->saved_azx_dev; | 
					
						
							|  |  |  | 	azx_dev->locked = 0; | 
					
						
							|  |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  |  unlock: | 
					
						
							|  |  |  | 	dsp_unlock(azx_dev); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 	return err; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_load_dsp_trigger(struct hda_bus *bus, bool start) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (start) | 
					
						
							|  |  |  | 		azx_stream_start(chip, azx_dev); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		azx_stream_stop(chip, azx_dev); | 
					
						
							|  |  |  | 	azx_dev->running = start; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_load_dsp_cleanup(struct hda_bus *bus, | 
					
						
							|  |  |  | 				 struct snd_dma_buffer *dmab) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							|  |  |  | 	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	if (!dmab->area || !azx_dev->locked) | 
					
						
							| 
									
										
										
										
											2013-02-10 11:58:40 +01:00
										 |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	dsp_lock(azx_dev); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 	/* reset BDL address */ | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPL, 0); | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_BDLPU, 0); | 
					
						
							|  |  |  | 	azx_sd_writel(azx_dev, SD_CTL, 0); | 
					
						
							|  |  |  | 	azx_dev->bufsize = 0; | 
					
						
							|  |  |  | 	azx_dev->period_bytes = 0; | 
					
						
							|  |  |  | 	azx_dev->format_val = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-10 11:58:40 +01:00
										 |  |  | 	mark_pages_wc(chip, dmab, false); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 	snd_dma_free_pages(dmab); | 
					
						
							| 
									
										
										
										
											2013-02-10 11:58:40 +01:00
										 |  |  | 	dmab->area = NULL; | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 	spin_lock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 	if (azx_dev->opened) | 
					
						
							|  |  |  | 		*azx_dev = chip->saved_azx_dev; | 
					
						
							|  |  |  | 	azx_dev->locked = 0; | 
					
						
							|  |  |  | 	spin_unlock_irq(&chip->reg_lock); | 
					
						
							|  |  |  | 	dsp_unlock(azx_dev); | 
					
						
							| 
									
										
										
										
											2012-09-20 20:29:13 -07:00
										 |  |  | } | 
					
						
							|  |  |  | #endif /* CONFIG_SND_HDA_DSP_LOADER */
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | /* power-up/down the controller */ | 
					
						
							| 
									
										
										
										
											2012-08-28 09:14:29 -07:00
										 |  |  | static void azx_power_notify(struct hda_bus *bus, bool power_up) | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-11-06 16:50:40 +01:00
										 |  |  | 	struct azx *chip = bus->private_data; | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 	if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME)) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-28 09:14:29 -07:00
										 |  |  | 	if (power_up) | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | 		pm_runtime_get_sync(&chip->pci->dev); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		pm_runtime_put_sync(&chip->pci->dev); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | static DEFINE_MUTEX(card_list_lock); | 
					
						
							|  |  |  | static LIST_HEAD(card_list); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_add_card_list(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	mutex_lock(&card_list_lock); | 
					
						
							|  |  |  | 	list_add(&chip->list, &card_list); | 
					
						
							|  |  |  | 	mutex_unlock(&card_list_lock); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_del_card_list(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	mutex_lock(&card_list_lock); | 
					
						
							|  |  |  | 	list_del_init(&chip->list); | 
					
						
							|  |  |  | 	mutex_unlock(&card_list_lock); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* trigger power-save check at writing parameter */ | 
					
						
							|  |  |  | static int param_set_xint(const char *val, const struct kernel_param *kp) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip; | 
					
						
							|  |  |  | 	struct hda_codec *c; | 
					
						
							|  |  |  | 	int prev = power_save; | 
					
						
							|  |  |  | 	int ret = param_set_int(val, kp); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (ret || prev == power_save) | 
					
						
							|  |  |  | 		return ret; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	mutex_lock(&card_list_lock); | 
					
						
							|  |  |  | 	list_for_each_entry(chip, &card_list, list) { | 
					
						
							|  |  |  | 		if (!chip->bus || chip->disabled) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 		list_for_each_entry(c, &chip->bus->codec_list, list) | 
					
						
							|  |  |  | 			snd_hda_power_sync(c); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	mutex_unlock(&card_list_lock); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define azx_add_card_list(chip) /* NOP */
 | 
					
						
							|  |  |  | #define azx_del_card_list(chip) /* NOP */
 | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #endif /* CONFIG_PM */
 | 
					
						
							| 
									
										
										
										
											2008-12-11 11:47:17 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-14 18:10:09 +02:00
										 |  |  | #if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
 | 
					
						
							| 
									
										
										
										
											2008-12-11 11:47:17 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * power management | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | static int azx_suspend(struct device *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 	struct pci_dev *pci = to_pci_dev(dev); | 
					
						
							|  |  |  | 	struct snd_card *card = dev_get_drvdata(dev); | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	struct azx *chip = card->private_data; | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	struct azx_pcm *p; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-04 17:01:25 +01:00
										 |  |  | 	if (chip->disabled) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot); | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	azx_clear_irq_pending(chip); | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	list_for_each_entry(p, &chip->pcm_list, list) | 
					
						
							|  |  |  | 		snd_pcm_suspend_all(p->pcm); | 
					
						
							| 
									
										
										
										
											2007-08-14 15:18:26 +02:00
										 |  |  | 	if (chip->initialized) | 
					
						
							| 
									
										
										
										
											2009-06-02 01:16:07 +02:00
										 |  |  | 		snd_hda_suspend(chip->bus); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	azx_stop_chip(chip); | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | 	azx_enter_link_reset(chip); | 
					
						
							| 
									
										
										
										
											2006-10-11 18:52:53 +02:00
										 |  |  | 	if (chip->irq >= 0) { | 
					
						
							| 
									
										
										
										
											2006-09-08 12:30:03 +02:00
										 |  |  | 		free_irq(chip->irq, chip); | 
					
						
							| 
									
										
										
										
											2006-10-11 18:52:53 +02:00
										 |  |  | 		chip->irq = -1; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	if (chip->msi) | 
					
						
							| 
									
										
										
										
											2006-09-08 12:30:03 +02:00
										 |  |  | 		pci_disable_msi(chip->pci); | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	pci_disable_device(pci); | 
					
						
							|  |  |  | 	pci_save_state(pci); | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 	pci_set_power_state(pci, PCI_D3hot); | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) | 
					
						
							|  |  |  | 		hda_display_power(false); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | static int azx_resume(struct device *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 	struct pci_dev *pci = to_pci_dev(dev); | 
					
						
							|  |  |  | 	struct snd_card *card = dev_get_drvdata(dev); | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	struct azx *chip = card->private_data; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-04 17:01:25 +01:00
										 |  |  | 	if (chip->disabled) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) | 
					
						
							|  |  |  | 		hda_display_power(true); | 
					
						
							| 
									
										
										
										
											2009-02-16 10:13:03 +01:00
										 |  |  | 	pci_set_power_state(pci, PCI_D0); | 
					
						
							|  |  |  | 	pci_restore_state(pci); | 
					
						
							| 
									
										
										
										
											2006-10-11 18:52:53 +02:00
										 |  |  | 	if (pci_enable_device(pci) < 0) { | 
					
						
							|  |  |  | 		printk(KERN_ERR "hda-intel: pci_enable_device failed, " | 
					
						
							|  |  |  | 		       "disabling device\n"); | 
					
						
							|  |  |  | 		snd_card_disconnect(card); | 
					
						
							|  |  |  | 		return -EIO; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	pci_set_master(pci); | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	if (chip->msi) | 
					
						
							|  |  |  | 		if (pci_enable_msi(pci) < 0) | 
					
						
							|  |  |  | 			chip->msi = 0; | 
					
						
							|  |  |  | 	if (azx_acquire_irq(chip, 1) < 0) | 
					
						
							| 
									
										
										
										
											2006-10-11 18:52:53 +02:00
										 |  |  | 		return -EIO; | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	azx_init_pci(chip); | 
					
						
							| 
									
										
										
										
											2007-09-03 15:28:04 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 16:52:23 +02:00
										 |  |  | 	azx_init_chip(chip, 1); | 
					
						
							| 
									
										
										
										
											2007-09-03 15:28:04 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	snd_hda_resume(chip->bus); | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	snd_power_change_state(card, SNDRV_CTL_POWER_D0); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | #endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_PM_RUNTIME
 | 
					
						
							|  |  |  | static int azx_runtime_suspend(struct device *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = dev_get_drvdata(dev); | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	azx_stop_chip(chip); | 
					
						
							| 
									
										
										
										
											2013-06-25 05:58:49 -04:00
										 |  |  | 	azx_enter_link_reset(chip); | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | 	azx_clear_irq_pending(chip); | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) | 
					
						
							|  |  |  | 		hda_display_power(false); | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int azx_runtime_resume(struct device *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = dev_get_drvdata(dev); | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) | 
					
						
							|  |  |  | 		hda_display_power(true); | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | 	azx_init_pci(chip); | 
					
						
							|  |  |  | 	azx_init_chip(chip, 1); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-12-12 11:50:12 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | static int azx_runtime_idle(struct device *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = dev_get_drvdata(dev); | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!power_save_controller || | 
					
						
							|  |  |  | 	    !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME)) | 
					
						
							|  |  |  | 		return -EBUSY; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | #endif /* CONFIG_PM_RUNTIME */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_PM
 | 
					
						
							|  |  |  | static const struct dev_pm_ops azx_pm = { | 
					
						
							|  |  |  | 	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume) | 
					
						
							| 
									
										
										
										
											2012-12-12 11:50:12 +01:00
										 |  |  | 	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle) | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | #define AZX_PM_OPS	&azx_pm
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define AZX_PM_OPS	NULL
 | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | #endif /* CONFIG_PM */
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * reboot notifier for hang-up problem at power-down | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct azx *chip = container_of(nb, struct azx, reboot_notifier); | 
					
						
							| 
									
										
										
										
											2009-11-10 16:02:29 +01:00
										 |  |  | 	snd_hda_bus_reboot_notify(chip->bus); | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | 	azx_stop_chip(chip); | 
					
						
							|  |  |  | 	return NOTIFY_OK; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_notifier_register(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	chip->reboot_notifier.notifier_call = azx_halt; | 
					
						
							|  |  |  | 	register_reboot_notifier(&chip->reboot_notifier); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void azx_notifier_unregister(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (chip->reboot_notifier.notifier_call) | 
					
						
							|  |  |  | 		unregister_reboot_notifier(&chip->reboot_notifier); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static int azx_probe_continue(struct azx *chip); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-06-08 13:06:29 +02:00
										 |  |  | #ifdef SUPPORT_VGA_SWITCHEROO
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static struct pci_dev *get_bound_vga(struct pci_dev *pci); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | static void azx_vs_set_state(struct pci_dev *pci, | 
					
						
							|  |  |  | 			     enum vga_switcheroo_state state) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = pci_get_drvdata(pci); | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 	bool disabled; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 	wait_for_completion(&chip->probe_wait); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (chip->init_failed) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	disabled = (state == VGA_SWITCHEROO_OFF); | 
					
						
							|  |  |  | 	if (chip->disabled == disabled) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!chip->bus) { | 
					
						
							|  |  |  | 		chip->disabled = disabled; | 
					
						
							|  |  |  | 		if (!disabled) { | 
					
						
							|  |  |  | 			snd_printk(KERN_INFO SFX | 
					
						
							|  |  |  | 				   "%s: Start delayed initialization\n", | 
					
						
							|  |  |  | 				   pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:09 +08:00
										 |  |  | 			if (azx_probe_continue(chip) < 0) { | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 				snd_printk(KERN_ERR SFX | 
					
						
							|  |  |  | 					   "%s: initialization error\n", | 
					
						
							|  |  |  | 					   pci_name(chip->pci)); | 
					
						
							|  |  |  | 				chip->init_failed = true; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		snd_printk(KERN_INFO SFX | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   "%s: %s via VGA-switcheroo\n", pci_name(chip->pci), | 
					
						
							|  |  |  | 			   disabled ? "Disabling" : "Enabling"); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		if (disabled) { | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 			azx_suspend(&pci->dev); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 			chip->disabled = true; | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 			if (snd_hda_lock_devices(chip->bus)) | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 				snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n", | 
					
						
							|  |  |  | 					   pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		} else { | 
					
						
							|  |  |  | 			snd_hda_unlock_devices(chip->bus); | 
					
						
							|  |  |  | 			chip->disabled = false; | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 			azx_resume(&pci->dev); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static bool azx_vs_can_switch(struct pci_dev *pci) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = pci_get_drvdata(pci); | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 	wait_for_completion(&chip->probe_wait); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (chip->init_failed) | 
					
						
							|  |  |  | 		return false; | 
					
						
							|  |  |  | 	if (chip->disabled || !chip->bus) | 
					
						
							|  |  |  | 		return true; | 
					
						
							|  |  |  | 	if (snd_hda_lock_devices(chip->bus)) | 
					
						
							|  |  |  | 		return false; | 
					
						
							|  |  |  | 	snd_hda_unlock_devices(chip->bus); | 
					
						
							|  |  |  | 	return true; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static void init_vga_switcheroo(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct pci_dev *p = get_bound_vga(chip->pci); | 
					
						
							|  |  |  | 	if (p) { | 
					
						
							|  |  |  | 		snd_printk(KERN_INFO SFX | 
					
						
							|  |  |  | 			   "%s: Handle VGA-switcheroo audio client\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci)); | 
					
						
							|  |  |  | 		chip->use_vga_switcheroo = 1; | 
					
						
							|  |  |  | 		pci_dev_put(p); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const struct vga_switcheroo_client_ops azx_vs_ops = { | 
					
						
							|  |  |  | 	.set_gpu_state = azx_vs_set_state, | 
					
						
							|  |  |  | 	.can_switch = azx_vs_can_switch, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int register_vga_switcheroo(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 	int err; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (!chip->use_vga_switcheroo) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	/* FIXME: currently only handling DIS controller
 | 
					
						
							|  |  |  | 	 * is there any machine with two switchable HDMI audio controllers? | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 						    VGA_SWITCHEROO_DIS, | 
					
						
							|  |  |  | 						    chip->bus != NULL); | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		return err; | 
					
						
							|  |  |  | 	chip->vga_switcheroo_registered = 1; | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | } | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define init_vga_switcheroo(chip)		/* NOP */
 | 
					
						
							|  |  |  | #define register_vga_switcheroo(chip)		0
 | 
					
						
							| 
									
										
										
										
											2012-06-08 13:06:29 +02:00
										 |  |  | #define check_hdmi_disabled(pci)	false
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | #endif /* SUPPORT_VGA_SWITCHER */
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * destructor | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_free(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:08 +08:00
										 |  |  | 	struct pci_dev *pci = chip->pci; | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:08 +08:00
										 |  |  | 	if ((chip->driver_caps & AZX_DCAPS_PM_RUNTIME) | 
					
						
							|  |  |  | 			&& chip->running) | 
					
						
							|  |  |  | 		pm_runtime_get_noresume(&pci->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | 	azx_del_card_list(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | 	azx_notifier_unregister(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 	chip->init_failed = 1; /* to be sure */ | 
					
						
							| 
									
										
										
										
											2012-12-18 23:59:33 +08:00
										 |  |  | 	complete_all(&chip->probe_wait); | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (use_vga_switcheroo(chip)) { | 
					
						
							|  |  |  | 		if (chip->disabled && chip->bus) | 
					
						
							|  |  |  | 			snd_hda_unlock_devices(chip->bus); | 
					
						
							| 
									
										
										
										
											2012-10-12 17:28:18 +02:00
										 |  |  | 		if (chip->vga_switcheroo_registered) | 
					
						
							|  |  |  | 			vga_switcheroo_unregister_client(chip->pci); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-05-30 20:33:44 +02:00
										 |  |  | 	if (chip->initialized) { | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 		azx_clear_irq_pending(chip); | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 		for (i = 0; i < chip->num_streams; i++) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			azx_stream_stop(chip, &chip->azx_dev[i]); | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 		azx_stop_chip(chip); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-04-22 13:50:34 +02:00
										 |  |  | 	if (chip->irq >= 0) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		free_irq(chip->irq, (void*)chip); | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	if (chip->msi) | 
					
						
							| 
									
										
										
										
											2006-10-11 18:52:53 +02:00
										 |  |  | 		pci_disable_msi(chip->pci); | 
					
						
							| 
									
										
										
										
											2006-06-01 11:42:14 +02:00
										 |  |  | 	if (chip->remap_addr) | 
					
						
							|  |  |  | 		iounmap(chip->remap_addr); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	if (chip->azx_dev) { | 
					
						
							|  |  |  | 		for (i = 0; i < chip->num_streams; i++) | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 			if (chip->azx_dev[i].bdl.area) { | 
					
						
							|  |  |  | 				mark_pages_wc(chip, &chip->azx_dev[i].bdl, false); | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 				snd_dma_free_pages(&chip->azx_dev[i].bdl); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 			} | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	if (chip->rb.area) { | 
					
						
							|  |  |  | 		mark_pages_wc(chip, &chip->rb, false); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		snd_dma_free_pages(&chip->rb); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	if (chip->posbuf.area) { | 
					
						
							|  |  |  | 		mark_pages_wc(chip, &chip->posbuf, false); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		snd_dma_free_pages(&chip->posbuf); | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (chip->region_requested) | 
					
						
							|  |  |  | 		pci_release_regions(chip->pci); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pci_disable_device(chip->pci); | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	kfree(chip->azx_dev); | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							|  |  |  | 	if (chip->fw) | 
					
						
							|  |  |  | 		release_firmware(chip->fw); | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { | 
					
						
							|  |  |  | 		hda_display_power(false); | 
					
						
							|  |  |  | 		hda_i915_exit(); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	kfree(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | static int azx_dev_free(struct snd_device *device) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	return azx_free(device->device_data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-06-08 13:06:29 +02:00
										 |  |  | #ifdef SUPPORT_VGA_SWITCHEROO
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Check of disabled HDMI controller by vga-switcheroo | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static struct pci_dev *get_bound_vga(struct pci_dev *pci) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct pci_dev *p; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* check only discrete GPU */ | 
					
						
							|  |  |  | 	switch (pci->vendor) { | 
					
						
							|  |  |  | 	case PCI_VENDOR_ID_ATI: | 
					
						
							|  |  |  | 	case PCI_VENDOR_ID_AMD: | 
					
						
							|  |  |  | 	case PCI_VENDOR_ID_NVIDIA: | 
					
						
							|  |  |  | 		if (pci->devfn == 1) { | 
					
						
							|  |  |  | 			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus), | 
					
						
							|  |  |  | 							pci->bus->number, 0); | 
					
						
							|  |  |  | 			if (p) { | 
					
						
							|  |  |  | 				if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA) | 
					
						
							|  |  |  | 					return p; | 
					
						
							|  |  |  | 				pci_dev_put(p); | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return NULL; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static bool check_hdmi_disabled(struct pci_dev *pci) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool vga_inactive = false; | 
					
						
							|  |  |  | 	struct pci_dev *p = get_bound_vga(pci); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (p) { | 
					
						
							| 
									
										
										
										
											2012-06-07 12:15:16 +02:00
										 |  |  | 		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | 			vga_inactive = true; | 
					
						
							|  |  |  | 		pci_dev_put(p); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return vga_inactive; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-06-08 13:06:29 +02:00
										 |  |  | #endif /* SUPPORT_VGA_SWITCHEROO */
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * white/black-listing for position_fix | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static struct snd_pci_quirk position_fix_list[] = { | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB), | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2009-12-01 14:17:37 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-05-30 01:17:03 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-05-30 13:08:41 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-05-27 18:32:18 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2012-01-12 16:31:14 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-05-29 11:04:11 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-03-28 02:34:40 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2009-11-30 11:58:30 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-04-15 09:02:41 +02:00
										 |  |  | 	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-05-30 19:31:41 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2010-04-21 19:55:43 -04:00
										 |  |  | 	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB), | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | 	{} | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int check_position_fix(struct azx *chip, int fix) | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | { | 
					
						
							|  |  |  | 	const struct snd_pci_quirk *q; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-17 07:49:14 +01:00
										 |  |  | 	switch (fix) { | 
					
						
							| 
									
										
										
										
											2012-09-13 14:59:47 +02:00
										 |  |  | 	case POS_FIX_AUTO: | 
					
						
							| 
									
										
										
										
											2009-03-17 07:49:14 +01:00
										 |  |  | 	case POS_FIX_LPIB: | 
					
						
							|  |  |  | 	case POS_FIX_POSBUF: | 
					
						
							| 
									
										
										
										
											2010-09-30 10:12:50 +02:00
										 |  |  | 	case POS_FIX_VIACOMBO: | 
					
						
							| 
									
										
										
										
											2012-02-28 11:58:40 +01:00
										 |  |  | 	case POS_FIX_COMBO: | 
					
						
							| 
									
										
										
										
											2009-03-17 07:49:14 +01:00
										 |  |  | 		return fix; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	q = snd_pci_quirk_lookup(chip->pci, position_fix_list); | 
					
						
							|  |  |  | 	if (q) { | 
					
						
							|  |  |  | 		printk(KERN_INFO | 
					
						
							|  |  |  | 		       "hda_intel: position_fix set to %d " | 
					
						
							|  |  |  | 		       "for device %04x:%04x\n", | 
					
						
							|  |  |  | 		       q->value, q->subvendor, q->subdevice); | 
					
						
							|  |  |  | 		return q->value; | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-10-04 12:02:14 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Check VIA/ATI HD Audio Controller exist */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2010-10-04 12:02:14 +02:00
										 |  |  | 		return POS_FIX_VIACOMBO; | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2011-05-20 16:29:09 +02:00
										 |  |  | 		return POS_FIX_LPIB; | 
					
						
							| 
									
										
										
										
											2010-10-04 12:02:14 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-03-17 07:49:14 +01:00
										 |  |  | 	return POS_FIX_AUTO; | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * black-lists for probe_mask | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static struct snd_pci_quirk probe_mask_list[] = { | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | 	/* Thinkpad often breaks the controller communication when accessing
 | 
					
						
							|  |  |  | 	 * to the non-working (or non-existing) modem codec slot. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01), | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01), | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01), | 
					
						
							| 
									
										
										
										
											2008-11-07 14:53:09 +01:00
										 |  |  | 	/* broken BIOS */ | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01), | 
					
						
							| 
									
										
										
										
											2008-11-24 17:29:28 +01:00
										 |  |  | 	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */ | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01), | 
					
						
							| 
									
										
										
										
											2009-02-13 08:18:48 +01:00
										 |  |  | 	/* forced codec slots */ | 
					
						
							| 
									
										
										
										
											2009-05-23 15:00:04 +03:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103), | 
					
						
							| 
									
										
										
										
											2009-02-13 08:18:48 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103), | 
					
						
							| 
									
										
										
										
											2012-04-26 17:52:35 +02:00
										 |  |  | 	/* WinFast VP200 H (Teradici) user reported broken communication */ | 
					
						
							|  |  |  | 	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101), | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | 	{} | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | #define AZX_FORCE_CODEC_MASK	0x100
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static void check_probe_mask(struct azx *chip, int dev) | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	const struct snd_pci_quirk *q; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 	chip->codec_probe_mask = probe_mask[dev]; | 
					
						
							|  |  |  | 	if (chip->codec_probe_mask == -1) { | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | 		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list); | 
					
						
							|  |  |  | 		if (q) { | 
					
						
							|  |  |  | 			printk(KERN_INFO | 
					
						
							|  |  |  | 			       "hda_intel: probe_mask set to 0x%x " | 
					
						
							|  |  |  | 			       "for device %04x:%04x\n", | 
					
						
							|  |  |  | 			       q->value, q->subvendor, q->subdevice); | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 			chip->codec_probe_mask = q->value; | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-02-13 08:16:55 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* check forced option */ | 
					
						
							|  |  |  | 	if (chip->codec_probe_mask != -1 && | 
					
						
							|  |  |  | 	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) { | 
					
						
							|  |  |  | 		chip->codec_mask = chip->codec_probe_mask & 0xff; | 
					
						
							|  |  |  | 		printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n", | 
					
						
							|  |  |  | 		       chip->codec_mask); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2009-09-28 13:14:04 +02:00
										 |  |  |  * white/black-list for enable_msi | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static struct snd_pci_quirk msi_black_list[] = { | 
					
						
							| 
									
										
										
										
											2009-12-22 08:15:01 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */ | 
					
						
							| 
									
										
										
										
											2010-02-15 17:05:28 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */ | 
					
						
							| 
									
										
										
										
											2010-03-09 18:25:47 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */ | 
					
						
							| 
									
										
										
										
											2010-03-06 21:06:46 +01:00
										 |  |  | 	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */ | 
					
						
							| 
									
										
										
										
											2010-04-04 12:14:03 +02:00
										 |  |  | 	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */ | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | 	{} | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static void check_msi(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	const struct snd_pci_quirk *q; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-28 13:14:04 +02:00
										 |  |  | 	if (enable_msi >= 0) { | 
					
						
							|  |  |  | 		chip->msi = !!enable_msi; | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | 		return; | 
					
						
							| 
									
										
										
										
											2009-09-28 13:14:04 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	chip->msi = 1;	/* enable MSI as default */ | 
					
						
							|  |  |  | 	q = snd_pci_quirk_lookup(chip->pci, msi_black_list); | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | 	if (q) { | 
					
						
							|  |  |  | 		printk(KERN_INFO | 
					
						
							|  |  |  | 		       "hda_intel: msi for device %04x:%04x set to %d\n", | 
					
						
							|  |  |  | 		       q->subvendor, q->subdevice, q->value); | 
					
						
							|  |  |  | 		chip->msi = q->value; | 
					
						
							| 
									
										
										
										
											2010-03-15 15:51:53 +01:00
										 |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* NVidia chipsets seem to cause troubles with MSI */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_NO_MSI) { | 
					
						
							|  |  |  | 		printk(KERN_INFO "hda_intel: Disabling MSI\n"); | 
					
						
							| 
									
										
										
										
											2010-03-15 15:51:53 +01:00
										 |  |  | 		chip->msi = 0; | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-14 09:27:04 +01:00
										 |  |  | /* check the snoop mode availability */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static void azx_check_snoop_available(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2011-12-14 09:27:04 +01:00
										 |  |  | { | 
					
						
							|  |  |  | 	bool snoop = chip->snoop; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (chip->driver_type) { | 
					
						
							|  |  |  | 	case AZX_DRIVER_VIA: | 
					
						
							|  |  |  | 		/* force to non-snoop mode for a new VIA controller
 | 
					
						
							|  |  |  | 		 * when BIOS is set | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (snoop) { | 
					
						
							|  |  |  | 			u8 val; | 
					
						
							|  |  |  | 			pci_read_config_byte(chip->pci, 0x42, &val); | 
					
						
							|  |  |  | 			if (!(val & 0x80) && chip->pci->revision == 0x30) | 
					
						
							|  |  |  | 				snoop = false; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case AZX_DRIVER_ATIHDMI_NS: | 
					
						
							|  |  |  | 		/* new ATI HDMI requires non-snoop */ | 
					
						
							|  |  |  | 		snoop = false; | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2013-02-07 17:36:22 +01:00
										 |  |  | 	case AZX_DRIVER_CTHDA: | 
					
						
							|  |  |  | 		snoop = false; | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2011-12-14 09:27:04 +01:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (snoop != chip->snoop) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_INFO SFX "%s: Force to %s mode\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci), snoop ? "snoop" : "non-snoop"); | 
					
						
							| 
									
										
										
										
											2011-12-14 09:27:04 +01:00
										 |  |  | 		chip->snoop = snoop; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2007-08-17 09:17:36 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | #ifdef CONFIG_SND_HDA_I915
 | 
					
						
							|  |  |  | static void azx_probe_work(struct work_struct *work) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	azx_probe_continue(container_of(work, struct azx, probe_work)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * constructor | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int azx_create(struct snd_card *card, struct pci_dev *pci, | 
					
						
							|  |  |  | 		      int dev, unsigned int driver_caps, | 
					
						
							|  |  |  | 		      struct azx **rchip) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	static struct snd_device_ops ops = { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		.dev_free = azx_dev_free, | 
					
						
							|  |  |  | 	}; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	struct azx *chip; | 
					
						
							|  |  |  | 	int err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	*rchip = NULL; | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	err = pci_enable_device(pci); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return err; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
											
												[ALSA] Replace with kzalloc() - pci stuff
AD1889 driver,ATIIXP driver,ATIIXP-modem driver,AZT3328 driver
BT87x driver,CMIPCI driver,CS4281 driver,ENS1370/1+ driver
ES1938 driver,ES1968 driver,FM801 driver,Intel8x0 driver
Intel8x0-modem driver,Maestro3 driver,SonicVibes driver,VIA82xx driver
VIA82xx-modem driver,AC97 Codec,AK4531 codec,au88x0 driver
CA0106 driver,CS46xx driver,EMU10K1/EMU10K2 driver,HDA Codec driver
HDA generic driver,HDA Intel driver,ICE1712 driver,ICE1724 driver
KORG1212 driver,MIXART driver,NM256 driver,Trident driver,YMFPCI driver
Replace kcalloc(1,..) with kzalloc().
Signed-off-by: Takashi Iwai <tiwai@suse.de>
											
										 
											2005-09-09 14:21:46 +02:00
										 |  |  | 	chip = kzalloc(sizeof(*chip), GFP_KERNEL); | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	if (!chip) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci)); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pci_disable_device(pci); | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	spin_lock_init(&chip->reg_lock); | 
					
						
							| 
									
										
										
										
											2006-01-16 16:34:20 +01:00
										 |  |  | 	mutex_init(&chip->open_mutex); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	chip->card = card; | 
					
						
							|  |  |  | 	chip->pci = pci; | 
					
						
							|  |  |  | 	chip->irq = -1; | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	chip->driver_caps = driver_caps; | 
					
						
							|  |  |  | 	chip->driver_type = driver_caps & 0xff; | 
					
						
							| 
									
										
										
										
											2009-08-11 14:21:26 +02:00
										 |  |  | 	check_msi(chip); | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:34 +02:00
										 |  |  | 	chip->dev_index = dev; | 
					
						
							| 
									
										
										
										
											2008-05-16 12:34:47 +02:00
										 |  |  | 	INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work); | 
					
						
							| 
									
										
										
										
											2011-11-24 14:31:46 +01:00
										 |  |  | 	INIT_LIST_HEAD(&chip->pcm_list); | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | 	INIT_LIST_HEAD(&chip->list); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	init_vga_switcheroo(chip); | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 	init_completion(&chip->probe_wait); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-11 08:19:55 +02:00
										 |  |  | 	chip->position_fix[0] = chip->position_fix[1] = | 
					
						
							|  |  |  | 		check_position_fix(chip, position_fix[dev]); | 
					
						
							| 
									
										
										
										
											2012-02-28 11:58:40 +01:00
										 |  |  | 	/* combo mode uses LPIB for playback */ | 
					
						
							|  |  |  | 	if (chip->position_fix[0] == POS_FIX_COMBO) { | 
					
						
							|  |  |  | 		chip->position_fix[0] = POS_FIX_LPIB; | 
					
						
							|  |  |  | 		chip->position_fix[1] = POS_FIX_AUTO; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | 	check_probe_mask(chip, dev); | 
					
						
							| 
									
										
										
										
											2007-02-01 15:46:50 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-12 18:28:44 +01:00
										 |  |  | 	chip->single_cmd = single_cmd; | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	chip->snoop = hda_snoop; | 
					
						
							| 
									
										
										
										
											2011-12-14 09:27:04 +01:00
										 |  |  | 	azx_check_snoop_available(chip); | 
					
						
							| 
									
										
										
										
											2005-05-12 14:26:27 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | 	if (bdl_pos_adj[dev] < 0) { | 
					
						
							|  |  |  | 		switch (chip->driver_type) { | 
					
						
							| 
									
										
										
										
											2008-06-13 20:50:27 +02:00
										 |  |  | 		case AZX_DRIVER_ICH: | 
					
						
							| 
									
										
										
										
											2010-02-22 17:31:09 -08:00
										 |  |  | 		case AZX_DRIVER_PCH: | 
					
						
							| 
									
										
										
										
											2008-06-13 20:50:27 +02:00
										 |  |  | 			bdl_pos_adj[dev] = 1; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | 			break; | 
					
						
							|  |  |  | 		default: | 
					
						
							| 
									
										
										
										
											2008-06-13 20:50:27 +02:00
										 |  |  | 			bdl_pos_adj[dev] = 32; | 
					
						
							| 
									
										
										
										
											2008-06-10 17:53:35 +02:00
										 |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n", | 
					
						
							|  |  |  | 		   pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		azx_free(chip); | 
					
						
							|  |  |  | 		return err; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | #ifdef CONFIG_SND_HDA_I915
 | 
					
						
							|  |  |  | 	/* continue probing in work context as may trigger request module */ | 
					
						
							|  |  |  | 	INIT_WORK(&chip->probe_work, azx_probe_work); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	*rchip = chip; | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static int azx_first_init(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | { | 
					
						
							|  |  |  | 	int dev = chip->dev_index; | 
					
						
							|  |  |  | 	struct pci_dev *pci = chip->pci; | 
					
						
							|  |  |  | 	struct snd_card *card = chip->card; | 
					
						
							|  |  |  | 	int i, err; | 
					
						
							|  |  |  | 	unsigned short gcap; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | #if BITS_PER_LONG != 64
 | 
					
						
							|  |  |  | 	/* Fix up base address on ULI M5461 */ | 
					
						
							|  |  |  | 	if (chip->driver_type == AZX_DRIVER_ULI) { | 
					
						
							|  |  |  | 		u16 tmp3; | 
					
						
							|  |  |  | 		pci_read_config_word(pci, 0x40, &tmp3); | 
					
						
							|  |  |  | 		pci_write_config_word(pci, 0x40, tmp3 | 0x10); | 
					
						
							|  |  |  | 		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	err = pci_request_regions(pci, "ICH HD audio"); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (err < 0) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		return err; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	chip->region_requested = 1; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	chip->addr = pci_resource_start(pci, 0); | 
					
						
							| 
									
										
										
										
											2008-09-28 16:20:09 -07:00
										 |  |  | 	chip->remap_addr = pci_ioremap_bar(pci, 0); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (chip->remap_addr == NULL) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return -ENXIO; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-10-23 13:40:59 +02:00
										 |  |  | 	if (chip->msi) | 
					
						
							|  |  |  | 		if (pci_enable_msi(pci) < 0) | 
					
						
							|  |  |  | 			chip->msi = 0; | 
					
						
							| 
									
										
										
										
											2006-08-21 19:17:46 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	if (azx_acquire_irq(chip, 0) < 0) | 
					
						
							|  |  |  | 		return -EBUSY; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	pci_set_master(pci); | 
					
						
							|  |  |  | 	synchronize_irq(chip->irq); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 	gcap = azx_readw(chip, GCAP); | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 	snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap); | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-08 13:55:31 +08:00
										 |  |  | 	/* disable SB600 64bit support for safety */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) { | 
					
						
							| 
									
										
										
										
											2009-07-08 13:55:31 +08:00
										 |  |  | 		struct pci_dev *p_smbus; | 
					
						
							|  |  |  | 		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI, | 
					
						
							|  |  |  | 					 PCI_DEVICE_ID_ATI_SBX00_SMBUS, | 
					
						
							|  |  |  | 					 NULL); | 
					
						
							|  |  |  | 		if (p_smbus) { | 
					
						
							|  |  |  | 			if (p_smbus->revision < 0x30) | 
					
						
							|  |  |  | 				gcap &= ~ICH6_GCAP_64OK; | 
					
						
							|  |  |  | 			pci_dev_put(p_smbus); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-03-17 07:47:18 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	/* disable 64bit DMA address on some devices */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2009-12-09 10:44:47 +01:00
										 |  |  | 		gcap &= ~ICH6_GCAP_64OK; | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-12-09 10:44:47 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	/* disable buffer size rounding to 128-byte multiples if supported */ | 
					
						
							| 
									
										
										
										
											2012-01-23 17:53:39 +01:00
										 |  |  | 	if (align_buffer_size >= 0) | 
					
						
							|  |  |  | 		chip->align_buffer_size = !!align_buffer_size; | 
					
						
							|  |  |  | 	else { | 
					
						
							|  |  |  | 		if (chip->driver_caps & AZX_DCAPS_BUFSIZE) | 
					
						
							|  |  |  | 			chip->align_buffer_size = 0; | 
					
						
							|  |  |  | 		else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE) | 
					
						
							|  |  |  | 			chip->align_buffer_size = 1; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			chip->align_buffer_size = 1; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-06 15:05:57 +01:00
										 |  |  | 	/* allow 64bit DMA address if supported by H/W */ | 
					
						
							| 
									
										
										
										
											2009-05-28 12:26:15 +02:00
										 |  |  | 	if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64))) | 
					
						
							| 
									
										
										
										
											2009-04-13 14:40:14 -07:00
										 |  |  | 		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64)); | 
					
						
							| 
									
										
										
										
											2009-03-17 07:47:18 +01:00
										 |  |  | 	else { | 
					
						
							| 
									
										
										
										
											2009-04-13 14:40:14 -07:00
										 |  |  | 		pci_set_dma_mask(pci, DMA_BIT_MASK(32)); | 
					
						
							|  |  |  | 		pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32)); | 
					
						
							| 
									
										
										
										
											2009-03-17 07:47:18 +01:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-02-06 15:05:57 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-19 11:36:35 +01:00
										 |  |  | 	/* read number of streams from GCAP register instead of using
 | 
					
						
							|  |  |  | 	 * hardcoded value | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	chip->capture_streams = (gcap >> 8) & 0x0f; | 
					
						
							|  |  |  | 	chip->playback_streams = (gcap >> 12) & 0x0f; | 
					
						
							|  |  |  | 	if (!chip->playback_streams && !chip->capture_streams) { | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 		/* gcap didn't give any info, switching to old method */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		switch (chip->driver_type) { | 
					
						
							|  |  |  | 		case AZX_DRIVER_ULI: | 
					
						
							|  |  |  | 			chip->playback_streams = ULI_NUM_PLAYBACK; | 
					
						
							|  |  |  | 			chip->capture_streams = ULI_NUM_CAPTURE; | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		case AZX_DRIVER_ATIHDMI: | 
					
						
							| 
									
										
										
										
											2011-12-14 16:10:27 +08:00
										 |  |  | 		case AZX_DRIVER_ATIHDMI_NS: | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 			chip->playback_streams = ATIHDMI_NUM_PLAYBACK; | 
					
						
							|  |  |  | 			chip->capture_streams = ATIHDMI_NUM_CAPTURE; | 
					
						
							|  |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2008-11-13 11:07:07 +01:00
										 |  |  | 		case AZX_DRIVER_GENERIC: | 
					
						
							| 
									
										
										
										
											2008-01-15 11:23:55 +01:00
										 |  |  | 		default: | 
					
						
							|  |  |  | 			chip->playback_streams = ICH6_NUM_PLAYBACK; | 
					
						
							|  |  |  | 			chip->capture_streams = ICH6_NUM_CAPTURE; | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-02-19 11:36:35 +01:00
										 |  |  | 	chip->capture_index_offset = 0; | 
					
						
							|  |  |  | 	chip->playback_index_offset = chip->capture_streams; | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	chip->num_streams = chip->playback_streams + chip->capture_streams; | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), | 
					
						
							|  |  |  | 				GFP_KERNEL); | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	if (!chip->azx_dev) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return -ENOMEM; | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 	for (i = 0; i < chip->num_streams; i++) { | 
					
						
							| 
									
										
										
										
											2013-03-15 09:19:11 +01:00
										 |  |  | 		dsp_lock_init(&chip->azx_dev[i]); | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 		/* allocate memory for the BDL for each stream */ | 
					
						
							|  |  |  | 		err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, | 
					
						
							|  |  |  | 					  snd_dma_pci_data(chip->pci), | 
					
						
							|  |  |  | 					  BDL_SIZE, &chip->azx_dev[i].bdl); | 
					
						
							|  |  |  | 		if (err < 0) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 			return -ENOMEM; | 
					
						
							| 
									
										
										
										
											2008-02-06 14:50:19 +01:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 		mark_pages_wc(chip, &chip->azx_dev[i].bdl, true); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-09-05 17:11:40 +02:00
										 |  |  | 	/* allocate memory for the position buffer */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, | 
					
						
							|  |  |  | 				  snd_dma_pci_data(chip->pci), | 
					
						
							|  |  |  | 				  chip->num_streams * 8, &chip->posbuf); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return -ENOMEM; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-09-28 17:16:09 +02:00
										 |  |  | 	mark_pages_wc(chip, &chip->posbuf, true); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* allocate CORB/RIRB */ | 
					
						
							| 
									
										
										
										
											2009-05-26 15:22:00 +02:00
										 |  |  | 	err = azx_alloc_cmd_io(chip); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* initialize streams */ | 
					
						
							|  |  |  | 	azx_init_stream(chip); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* initialize chip */ | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	azx_init_pci(chip); | 
					
						
							| 
									
										
										
										
											2010-03-26 11:04:38 +01:00
										 |  |  | 	azx_init_chip(chip, (probe_only[dev] & 2) == 0); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* codec detection */ | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	if (!chip->codec_mask) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		return -ENODEV; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 	strcpy(card->driver, "HDA-Intel"); | 
					
						
							| 
									
										
										
										
											2009-04-16 10:22:24 +02:00
										 |  |  | 	strlcpy(card->shortname, driver_short_names[chip->driver_type], | 
					
						
							|  |  |  | 		sizeof(card->shortname)); | 
					
						
							|  |  |  | 	snprintf(card->longname, sizeof(card->longname), | 
					
						
							|  |  |  | 		 "%s at 0x%lx irq %i", | 
					
						
							|  |  |  | 		 card->shortname, chip->addr, chip->irq); | 
					
						
							| 
									
										
										
										
											2005-08-24 14:14:57 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | static void power_down_all_codecs(struct azx *chip) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2012-08-24 18:38:08 +02:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	/* The codecs were powered up in snd_hda_codec_new().
 | 
					
						
							|  |  |  | 	 * Now all initialization done, so turn them down if possible | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	struct hda_codec *codec; | 
					
						
							|  |  |  | 	list_for_each_entry(codec, &chip->bus->codec_list, list) { | 
					
						
							|  |  |  | 		snd_hda_power_down(codec); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-09 17:40:46 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | /* callback from request_firmware_nowait() */ | 
					
						
							|  |  |  | static void azx_firmware_cb(const struct firmware *fw, void *context) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct snd_card *card = context; | 
					
						
							|  |  |  | 	struct azx *chip = card->private_data; | 
					
						
							|  |  |  | 	struct pci_dev *pci = chip->pci; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!fw) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n", | 
					
						
							|  |  |  | 			   pci_name(chip->pci)); | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 		goto error; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	chip->fw = fw; | 
					
						
							|  |  |  | 	if (!chip->disabled) { | 
					
						
							|  |  |  | 		/* continue probing */ | 
					
						
							|  |  |  | 		if (azx_probe_continue(chip)) | 
					
						
							|  |  |  | 			goto error; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return; /* OK */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |  error: | 
					
						
							|  |  |  | 	snd_card_free(card); | 
					
						
							|  |  |  | 	pci_set_drvdata(pci, NULL); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-08-09 17:40:46 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static int azx_probe(struct pci_dev *pci, | 
					
						
							|  |  |  | 		     const struct pci_device_id *pci_id) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | 	static int dev; | 
					
						
							| 
									
										
										
										
											2005-11-17 14:59:02 +01:00
										 |  |  | 	struct snd_card *card; | 
					
						
							|  |  |  | 	struct azx *chip; | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 	bool probe_now; | 
					
						
							| 
									
										
										
										
											2006-08-31 17:03:43 +02:00
										 |  |  | 	int err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | 	if (dev >= SNDRV_CARDS) | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 	if (!enable[dev]) { | 
					
						
							|  |  |  | 		dev++; | 
					
						
							|  |  |  | 		return -ENOENT; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-28 16:44:30 +01:00
										 |  |  | 	err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR "hda-intel: Error creating card!\n"); | 
					
						
							| 
									
										
										
										
											2008-12-28 16:44:30 +01:00
										 |  |  | 		return err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | 	snd_card_set_dev(card, &pci->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-07 15:16:37 +01:00
										 |  |  | 	err = azx_create(card, pci, dev, pci_id->driver_data, &chip); | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							| 
									
										
										
										
											2005-11-17 16:11:09 +01:00
										 |  |  | 	card->private_data = chip; | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	pci_set_drvdata(pci, card); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	err = register_vga_switcheroo(chip); | 
					
						
							|  |  |  | 	if (err < 0) { | 
					
						
							|  |  |  | 		snd_printk(KERN_ERR SFX | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 			   "%s: Error registering VGA-switcheroo client\n", pci_name(pci)); | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 		goto out_free; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (check_hdmi_disabled(pci)) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n", | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 			   pci_name(pci)); | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci)); | 
					
						
							| 
									
										
										
										
											2012-12-04 15:09:23 +01:00
										 |  |  | 		chip->disabled = true; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 	probe_now = !chip->disabled; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							|  |  |  | 	if (patch[dev] && *patch[dev]) { | 
					
						
							| 
									
										
										
										
											2012-12-05 23:04:21 +08:00
										 |  |  | 		snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n", | 
					
						
							|  |  |  | 			   pci_name(pci), patch[dev]); | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 		err = request_firmware_nowait(THIS_MODULE, true, patch[dev], | 
					
						
							|  |  |  | 					      &pci->dev, GFP_KERNEL, card, | 
					
						
							|  |  |  | 					      azx_firmware_cb); | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | 		if (err < 0) | 
					
						
							|  |  |  | 			goto out_free; | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 		probe_now = false; /* continued in azx_firmware_cb() */ | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | #endif /* CONFIG_SND_HDA_PATCH_LOADER */
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	/* continue probing in work context, avoid request_module deadlock */ | 
					
						
							|  |  |  | 	if (probe_now && (chip->driver_caps & AZX_DCAPS_I915_POWERWELL)) { | 
					
						
							|  |  |  | #ifdef CONFIG_SND_HDA_I915
 | 
					
						
							|  |  |  | 		probe_now = false; | 
					
						
							|  |  |  | 		schedule_work(&chip->probe_work); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | 		snd_printk(KERN_ERR SFX "Haswell must build in CONFIG_SND_HDA_I915\n"); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-09 13:49:23 +02:00
										 |  |  | 	if (probe_now) { | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 		err = azx_probe_continue(chip); | 
					
						
							|  |  |  | 		if (err < 0) | 
					
						
							|  |  |  | 			goto out_free; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	dev++; | 
					
						
							| 
									
										
										
										
											2012-12-18 23:59:33 +08:00
										 |  |  | 	complete_all(&chip->probe_wait); | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | out_free: | 
					
						
							|  |  |  | 	snd_card_free(card); | 
					
						
							|  |  |  | 	return err; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-07 07:40:35 +01:00
										 |  |  | static int azx_probe_continue(struct azx *chip) | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:08 +08:00
										 |  |  | 	struct pci_dev *pci = chip->pci; | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	int dev = chip->dev_index; | 
					
						
							|  |  |  | 	int err; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	/* Request power well for Haswell HDA controller and codec */ | 
					
						
							|  |  |  | 	if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { | 
					
						
							|  |  |  | 		err = hda_i915_init(); | 
					
						
							|  |  |  | 		if (err < 0) { | 
					
						
							|  |  |  | 			snd_printk(KERN_ERR SFX "Error request power-well from i915\n"); | 
					
						
							|  |  |  | 			goto out_free; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		hda_display_power(true); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:09 +08:00
										 |  |  | 	err = azx_first_init(chip); | 
					
						
							|  |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-13 18:41:52 +01:00
										 |  |  | #ifdef CONFIG_SND_HDA_INPUT_BEEP
 | 
					
						
							|  |  |  | 	chip->beep_mode = beep_mode[dev]; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* create codec instances */ | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | 	err = azx_codec_create(chip, model[dev]); | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | #ifdef CONFIG_SND_HDA_PATCH_LOADER
 | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | 	if (chip->fw) { | 
					
						
							|  |  |  | 		err = snd_hda_load_patch(chip->bus, chip->fw->size, | 
					
						
							|  |  |  | 					 chip->fw->data); | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | 		if (err < 0) | 
					
						
							|  |  |  | 			goto out_free; | 
					
						
							| 
									
										
										
										
											2012-11-22 16:18:13 +01:00
										 |  |  | #ifndef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2012-08-09 12:33:28 +02:00
										 |  |  | 		release_firmware(chip->fw); /* no longer needed */ | 
					
						
							|  |  |  | 		chip->fw = NULL; | 
					
						
							| 
									
										
										
										
											2012-11-22 16:18:13 +01:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2009-06-17 09:52:54 +02:00
										 |  |  | 	} | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2010-03-26 11:04:38 +01:00
										 |  |  | 	if ((probe_only[dev] & 1) == 0) { | 
					
						
							| 
									
										
										
										
											2009-06-17 09:33:52 +02:00
										 |  |  | 		err = azx_codec_configure(chip); | 
					
						
							|  |  |  | 		if (err < 0) | 
					
						
							|  |  |  | 			goto out_free; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* create PCM streams */ | 
					
						
							| 
									
										
										
										
											2008-07-30 15:01:44 +02:00
										 |  |  | 	err = snd_hda_build_pcms(chip->bus); | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* create mixer controls */ | 
					
						
							| 
									
										
										
										
											2007-07-27 16:52:19 +02:00
										 |  |  | 	err = azx_mixer_create(chip); | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	err = snd_card_register(chip->card); | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	if (err < 0) | 
					
						
							|  |  |  | 		goto out_free; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-10 17:21:45 +02:00
										 |  |  | 	chip->running = 1; | 
					
						
							|  |  |  | 	power_down_all_codecs(chip); | 
					
						
							| 
									
										
										
										
											2008-10-29 16:18:25 +01:00
										 |  |  | 	azx_notifier_register(chip); | 
					
						
							| 
									
										
										
										
											2012-08-14 17:13:32 +02:00
										 |  |  | 	azx_add_card_list(chip); | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:08 +08:00
										 |  |  | 	if (chip->driver_caps & AZX_DCAPS_PM_RUNTIME) | 
					
						
							|  |  |  | 		pm_runtime_put_noidle(&pci->dev); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | out_free: | 
					
						
							| 
									
										
										
										
											2012-04-26 12:23:42 +02:00
										 |  |  | 	chip->init_failed = 1; | 
					
						
							| 
									
										
										
										
											2008-11-20 09:24:52 +08:00
										 |  |  | 	return err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | static void azx_remove(struct pci_dev *pci) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | 	struct snd_card *card = pci_get_drvdata(pci); | 
					
						
							| 
									
										
										
										
											2012-08-23 17:32:30 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-26 12:13:25 +02:00
										 |  |  | 	if (card) | 
					
						
							|  |  |  | 		snd_card_free(card); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* PCI IDs */ | 
					
						
							| 
									
										
										
										
											2010-02-06 00:21:03 +02:00
										 |  |  | static DEFINE_PCI_DEVICE_TABLE(azx_ids) = { | 
					
						
							| 
									
										
										
										
											2010-01-12 17:03:35 -08:00
										 |  |  | 	/* CPT */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x1c20), | 
					
						
							| 
									
										
										
										
											2013-01-08 13:51:30 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2010-09-10 16:29:56 -07:00
										 |  |  | 	/* PBG */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x1d20), | 
					
						
							| 
									
										
										
										
											2013-01-08 13:51:30 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2011-04-20 10:59:57 -07:00
										 |  |  | 	/* Panther Point */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x1e20), | 
					
						
							| 
									
										
										
										
											2013-01-08 13:51:30 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2012-01-23 16:24:31 -08:00
										 |  |  | 	/* Lynx Point */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x8c20), | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, | 
					
						
							| 
									
										
										
										
											2013-02-08 17:29:40 -08:00
										 |  |  | 	/* Wellsburg */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x8d20), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x8d21), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, | 
					
						
							| 
									
										
										
										
											2012-08-09 09:38:59 -07:00
										 |  |  | 	/* Lynx Point-LP */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x9c20), | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, | 
					
						
							| 
									
										
										
										
											2012-08-09 09:38:59 -07:00
										 |  |  | 	/* Lynx Point-LP */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x9c21), | 
					
						
							| 
									
										
										
										
											2012-11-19 20:03:37 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, | 
					
						
							| 
									
										
										
										
											2012-06-13 10:23:51 +08:00
										 |  |  | 	/* Haswell */ | 
					
						
							| 
									
										
										
										
											2013-02-01 22:42:19 +08:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x0a0c), | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH | | 
					
						
							|  |  |  | 	  AZX_DCAPS_I915_POWERWELL }, | 
					
						
							| 
									
										
										
										
											2012-06-13 10:23:51 +08:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x0c0c), | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH | | 
					
						
							|  |  |  | 	  AZX_DCAPS_I915_POWERWELL }, | 
					
						
							| 
									
										
										
										
											2012-09-17 13:10:23 +08:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x0d0c), | 
					
						
							| 
									
										
										
										
											2013-05-30 22:07:10 +08:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH | | 
					
						
							|  |  |  | 	  AZX_DCAPS_I915_POWERWELL }, | 
					
						
							| 
									
										
										
										
											2012-09-21 18:39:07 -05:00
										 |  |  | 	/* 5 Series/3400 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x3b56), | 
					
						
							| 
									
										
										
										
											2013-02-14 09:44:55 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2013-01-29 10:12:23 +01:00
										 |  |  | 	/* Poulsbo */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x811b), | 
					
						
							| 
									
										
										
										
											2013-01-29 10:12:23 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							|  |  |  | 	/* Oaktrail */ | 
					
						
							| 
									
										
										
										
											2011-12-28 15:17:26 +00:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x080a), | 
					
						
							| 
									
										
										
										
											2013-01-29 10:12:23 +01:00
										 |  |  | 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2013-05-16 15:36:12 +08:00
										 |  |  | 	/* BayTrail */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x8086, 0x0f04), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, | 
					
						
							| 
									
										
										
										
											2011-12-14 15:52:30 +08:00
										 |  |  | 	/* ICH */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x2668), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH6 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x27d8), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH7 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x269a), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ESB2 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x284b), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH8 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x293e), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH9 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x293f), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH9 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x3a3e), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH10 */ | 
					
						
							| 
									
										
										
										
											2011-06-10 14:56:26 +02:00
										 |  |  | 	{ PCI_DEVICE(0x8086, 0x3a6e), | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | | 
					
						
							|  |  |  | 	  AZX_DCAPS_BUFSIZE },  /* ICH10 */ | 
					
						
							| 
									
										
										
										
											2010-09-15 10:17:26 +02:00
										 |  |  | 	/* Generic Intel */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID), | 
					
						
							|  |  |  | 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | 
					
						
							|  |  |  | 	  .class_mask = 0xffffff, | 
					
						
							| 
									
										
										
										
											2011-08-04 10:12:56 -05:00
										 |  |  | 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE }, | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	/* ATI SB 450/600/700/800/900 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0x437b), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0x4383), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, | 
					
						
							|  |  |  | 	/* AMD Hudson */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1022, 0x780d), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB }, | 
					
						
							| 
									
										
										
										
											2008-02-21 08:13:11 +01:00
										 |  |  | 	/* ATI HDMI */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x1002, 0x793b), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0x7919), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0x960f), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0x970f), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa00), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa08), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa10), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa18), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa20), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa28), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa30), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa38), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa40), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaa48), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							| 
									
										
										
										
											2011-12-14 16:10:27 +08:00
										 |  |  | 	{ PCI_DEVICE(0x1002, 0x9902), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaaa0), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaaa8), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1002, 0xaab0), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							| 
									
										
										
										
											2008-02-21 08:13:11 +01:00
										 |  |  | 	/* VIA VT8251/VT8237A */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x1106, 0x3288), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA }, | 
					
						
							| 
									
										
										
										
											2012-06-08 19:18:39 +08:00
										 |  |  | 	/* VIA GFX VT7122/VX900 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC }, | 
					
						
							|  |  |  | 	/* VIA GFX VT6122/VX11 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC }, | 
					
						
							| 
									
										
										
										
											2008-02-21 08:13:11 +01:00
										 |  |  | 	/* SIS966 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS }, | 
					
						
							|  |  |  | 	/* ULI M5461 */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI }, | 
					
						
							|  |  |  | 	/* NVIDIA MCP */ | 
					
						
							| 
									
										
										
										
											2009-12-18 16:41:39 +01:00
										 |  |  | 	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID), | 
					
						
							|  |  |  | 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | 
					
						
							|  |  |  | 	  .class_mask = 0xffffff, | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA }, | 
					
						
							| 
									
										
										
										
											2008-05-27 11:44:55 +02:00
										 |  |  | 	/* Teradici */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x6549, 0x1200), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT }, | 
					
						
							| 
									
										
										
										
											2012-11-02 13:10:39 -07:00
										 |  |  | 	{ PCI_DEVICE(0x6549, 0x2200), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT }, | 
					
						
							| 
									
										
										
										
											2009-04-16 08:53:34 +02:00
										 |  |  | 	/* Creative X-Fi (CA0110-IBG) */ | 
					
						
							| 
									
										
										
										
											2012-06-11 15:51:54 +02:00
										 |  |  | 	/* CTHDA chips */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1102, 0x0010), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x1102, 0x0012), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, | 
					
						
							| 
									
										
										
										
											2009-05-18 12:40:52 +02:00
										 |  |  | #if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
 | 
					
						
							|  |  |  | 	/* the following entry conflicts with snd-ctxfi driver,
 | 
					
						
							|  |  |  | 	 * as ctxfi driver mutates from HD-audio to native mode with | 
					
						
							|  |  |  | 	 * a special command sequence. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-04-16 08:53:34 +02:00
										 |  |  | 	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID), | 
					
						
							|  |  |  | 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | 
					
						
							|  |  |  | 	  .class_mask = 0xffffff, | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | | 
					
						
							| 
									
										
										
										
											2011-11-06 13:49:13 +01:00
										 |  |  | 	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB }, | 
					
						
							| 
									
										
										
										
											2009-05-18 12:40:52 +02:00
										 |  |  | #else
 | 
					
						
							|  |  |  | 	/* this entry seems still valid -- i.e. without emu20kx chip */ | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	{ PCI_DEVICE(0x1102, 0x0009), | 
					
						
							|  |  |  | 	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | | 
					
						
							| 
									
										
										
										
											2011-11-06 13:49:13 +01:00
										 |  |  | 	  AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB }, | 
					
						
							| 
									
										
										
										
											2009-05-18 12:40:52 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2010-09-26 23:35:06 -03:00
										 |  |  | 	/* Vortex86MX */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC }, | 
					
						
							| 
									
										
										
										
											2011-01-17 15:23:21 +01:00
										 |  |  | 	/* VMware HDAudio */ | 
					
						
							|  |  |  | 	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC }, | 
					
						
							| 
									
										
										
										
											2009-07-17 11:32:32 +08:00
										 |  |  | 	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */ | 
					
						
							| 
									
										
										
										
											2008-11-13 11:07:07 +01:00
										 |  |  | 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID), | 
					
						
							|  |  |  | 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | 
					
						
							|  |  |  | 	  .class_mask = 0xffffff, | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							| 
									
										
										
										
											2009-07-17 11:32:32 +08:00
										 |  |  | 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID), | 
					
						
							|  |  |  | 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | 
					
						
							|  |  |  | 	  .class_mask = 0xffffff, | 
					
						
							| 
									
										
										
										
											2011-05-25 09:11:37 +02:00
										 |  |  | 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{ 0, } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | MODULE_DEVICE_TABLE(pci, azx_ids); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* pci_driver definition */ | 
					
						
							| 
									
										
										
										
											2012-04-24 12:25:00 +02:00
										 |  |  | static struct pci_driver azx_driver = { | 
					
						
							| 
									
										
										
										
											2011-06-10 16:20:20 +02:00
										 |  |  | 	.name = KBUILD_MODNAME, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.id_table = azx_ids, | 
					
						
							|  |  |  | 	.probe = azx_probe, | 
					
						
							| 
									
										
										
										
											2012-12-06 12:35:10 -05:00
										 |  |  | 	.remove = azx_remove, | 
					
						
							| 
									
										
										
										
											2012-07-02 15:20:37 +02:00
										 |  |  | 	.driver = { | 
					
						
							|  |  |  | 		.pm = AZX_PM_OPS, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-24 12:25:00 +02:00
										 |  |  | module_pci_driver(azx_driver); |