| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  |  * omap_hwmod_2430_data.c - hardware modules present on the OMAP2430 chips | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:05 -06:00
										 |  |  |  * Copyright (C) 2009-2011 Nokia Corporation | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  |  * Copyright (C) 2012 Texas Instruments, Inc. | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  |  * Paul Walmsley | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * XXX handle crossbar/shared link difference for L3? | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  |  * XXX these should be marked initdata for multi-OMAP kernels | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-10-08 09:11:22 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | #include <linux/i2c-omap.h>
 | 
					
						
							| 
									
										
										
										
											2012-08-24 15:21:06 +02:00
										 |  |  | #include <linux/platform_data/asoc-ti-mcbsp.h>
 | 
					
						
							|  |  |  | #include <linux/platform_data/spi-omap2-mcspi.h>
 | 
					
						
							| 
									
										
										
										
											2012-11-30 08:41:50 -08:00
										 |  |  | #include <linux/omap-dma.h>
 | 
					
						
							| 
									
										
										
										
											2013-01-28 17:21:58 -06:00
										 |  |  | #include <linux/platform_data/mailbox-omap.h>
 | 
					
						
							| 
									
										
										
										
											2011-02-23 00:14:05 -07:00
										 |  |  | #include <plat/dmtimer.h>
 | 
					
						
							| 
									
										
										
										
											2012-10-02 17:41:35 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | #include "omap_hwmod.h"
 | 
					
						
							| 
									
										
										
										
											2012-10-15 12:09:43 -07:00
										 |  |  | #include "mmc.h"
 | 
					
						
							| 
									
										
										
										
											2012-09-20 11:42:02 -07:00
										 |  |  | #include "l3_2xxx.h"
 | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-31 10:59:07 -07:00
										 |  |  | #include "soc.h"
 | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:34 -07:00
										 |  |  | #include "omap_hwmod_common_data.h"
 | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  | #include "prm-regbits-24xx.h"
 | 
					
						
							| 
									
										
										
										
											2010-09-23 20:02:40 +05:30
										 |  |  | #include "cm-regbits-24xx.h"
 | 
					
						
							| 
									
										
										
										
											2012-10-08 09:11:22 -07:00
										 |  |  | #include "i2c.h"
 | 
					
						
							| 
									
										
											  
											
												OMAP2+: wd_timer: disable on boot via hwmod postsetup mechanism
The OMAP watchdog timer IP blocks require a specific set of register
writes to occur before they will be disabled[1], even if the device
clocks appear to be disabled in the CM_*CLKEN registers.  In the MPU
watchdog case, failure to execute this reset sequence will eventually
cause the watchdog to reset the OMAP unexpectedly.
Previously, the code to disable this watchdog was manually called from
mach-omap2/devices.c during device initialization.  This causes the
watchdog to be unconditionally disabled for a portion of kernel
initialization.  This should be controllable by the board-*.c files,
since some system integrators will want full watchdog coverage of
kernel initialization.  Also, the watchdog disable code was not
connected to the hwmod shutdown code.  This means that calling
omap_hwmod_shutdown() will not, in fact, disable the watchdog, and the
goal of omap_hwmod_shutdown() is to be able to shutdown any on-chip
OMAP device.
To resolve the latter problem, populate the pre_shutdown pointer in
the watchdog timer hwmod classes with a function that executes the
watchdog shutdown sequence.  This allows the hwmod code to fully
disable the watchdog.
Then, to allow some board files to support watchdog coverage
throughout kernel initialization, add common code to mach-omap2/io.c
to cause the MPU watchdog to be disabled on boot unless a board file
specifically requests it to remain enabled.  Board files can do this
by changing the watchdog timer hwmod's postsetup state between the
omap2_init_common_infrastructure() and omap2_init_common_devices()
function calls.
1. OMAP34xx Multimedia Device Silicon Revision 3.1.x Rev. ZH
   [SWPU222H], Section 16.4.3.6, "Start/Stop Sequence for WDTs (Using
   WDTi.WSPR Register)"
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoît Cousson <b-cousson@ti.com>
Cc: Kevin Hilman <khilman@deeprootsystems.com>
Cc: Charulatha Varadarajan <charu@ti.com>
											
										 
											2010-12-21 15:39:15 -07:00
										 |  |  | #include "wd_timer.h"
 | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * OMAP2430 hardware module integration data | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  |  * All of the data in this section should be autogeneratable from the | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  |  * TI hardware database or other technical documentation.  Data that | 
					
						
							|  |  |  |  * is driver-specific or driver-kernel integration-specific belongs | 
					
						
							|  |  |  |  * elsewhere. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * IP blocks | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-02-22 09:51:15 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | /* IVA2 (IVA2) */ | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:38 -06:00
										 |  |  | static struct omap_hwmod_rst_info omap2430_iva_resets[] = { | 
					
						
							|  |  |  | 	{ .name = "logic", .rst_shift = 0 }, | 
					
						
							|  |  |  | 	{ .name = "mmu", .rst_shift = 1 }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-07-26 16:34:33 -06:00
										 |  |  | static struct omap_hwmod omap2430_iva_hwmod = { | 
					
						
							|  |  |  | 	.name		= "iva", | 
					
						
							|  |  |  | 	.class		= &iva_hwmod_class, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:38 -06:00
										 |  |  | 	.clkdm_name	= "dsp_clkdm", | 
					
						
							|  |  |  | 	.rst_lines	= omap2430_iva_resets, | 
					
						
							|  |  |  | 	.rst_lines_cnt	= ARRAY_SIZE(omap2430_iva_resets), | 
					
						
							|  |  |  | 	.main_clk	= "dsp_fck", | 
					
						
							| 
									
										
										
										
											2010-07-26 16:34:33 -06:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | /* I2C common */ | 
					
						
							|  |  |  | static struct omap_hwmod_class_sysconfig i2c_sysc = { | 
					
						
							|  |  |  | 	.rev_offs	= 0x00, | 
					
						
							|  |  |  | 	.sysc_offs	= 0x20, | 
					
						
							|  |  |  | 	.syss_offs	= 0x10, | 
					
						
							| 
									
										
										
										
											2011-03-10 22:43:05 -07:00
										 |  |  | 	.sysc_flags	= (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE | | 
					
						
							|  |  |  | 			   SYSS_HAS_RESET_STATUS), | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | 	.sysc_fields	= &omap_hwmod_sysc_type1, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_class i2c_class = { | 
					
						
							|  |  |  | 	.name		= "i2c", | 
					
						
							|  |  |  | 	.sysc		= &i2c_sysc, | 
					
						
							| 
									
										
										
										
											2011-07-10 05:27:15 -06:00
										 |  |  | 	.rev		= OMAP_I2C_IP_VERSION_1, | 
					
						
							| 
									
										
										
										
											2011-07-10 05:27:16 -06:00
										 |  |  | 	.reset		= &omap_i2c_reset, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-21 21:08:34 -07:00
										 |  |  | static struct omap_i2c_dev_attr i2c_dev_attr = { | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | 	.fifo_depth	= 8, /* bytes */ | 
					
						
							| 
									
										
										
										
											2012-11-05 17:53:39 +05:30
										 |  |  | 	.flags		= OMAP_I2C_FLAG_BUS_SHIFT_2 | | 
					
						
							| 
									
										
										
										
											2011-07-10 05:27:16 -06:00
										 |  |  | 			  OMAP_I2C_FLAG_FORCE_19200_INT_CLK, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-21 21:08:34 -07:00
										 |  |  | /* I2C1 */ | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | static struct omap_hwmod omap2430_i2c1_hwmod = { | 
					
						
							|  |  |  | 	.name		= "i2c1", | 
					
						
							| 
									
										
										
										
											2011-07-10 05:27:14 -06:00
										 |  |  | 	.flags		= HWMOD_16BIT_REG, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.mpu_irqs	= omap2_i2c1_mpu_irqs, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.sdma_reqs	= omap2_i2c1_sdma_reqs, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | 	.main_clk	= "i2chs1_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			/*
 | 
					
						
							|  |  |  | 			 * NOTE: The CM_FCLKEN* and CM_ICLKEN* for | 
					
						
							|  |  |  | 			 * I2CHS IP's do not follow the usual pattern. | 
					
						
							|  |  |  | 			 * prcm_reg_id alone cannot be used to program | 
					
						
							|  |  |  | 			 * the iclk and fclk. Needs to be handled using | 
					
						
							| 
									
										
										
										
											2011-03-30 22:57:33 -03:00
										 |  |  | 			 * additional flags when clk handling is moved | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | 			 * to hwmod framework. | 
					
						
							|  |  |  | 			 */ | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_I2CHS1_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_I2CHS1_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	.class		= &i2c_class, | 
					
						
							| 
									
										
										
										
											2010-12-21 21:08:34 -07:00
										 |  |  | 	.dev_attr	= &i2c_dev_attr, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* I2C2 */ | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_i2c2_hwmod = { | 
					
						
							|  |  |  | 	.name		= "i2c2", | 
					
						
							| 
									
										
										
										
											2011-07-10 05:27:14 -06:00
										 |  |  | 	.flags		= HWMOD_16BIT_REG, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.mpu_irqs	= omap2_i2c2_mpu_irqs, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.sdma_reqs	= omap2_i2c2_sdma_reqs, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | 	.main_clk	= "i2chs2_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_I2CHS2_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_I2CHS2_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	.class		= &i2c_class, | 
					
						
							| 
									
										
										
										
											2010-12-21 21:08:34 -07:00
										 |  |  | 	.dev_attr	= &i2c_dev_attr, | 
					
						
							| 
									
										
										
										
											2010-09-30 02:40:12 +05:30
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-07 16:26:56 -08:00
										 |  |  | /* gpio5 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap243x_gpio5_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .irq = 33 + OMAP_INTC_START, }, /* INT_24XX_GPIO_BANK5 */ | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2010-12-07 16:26:56 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_gpio5_hwmod = { | 
					
						
							|  |  |  | 	.name		= "gpio5", | 
					
						
							| 
									
										
										
										
											2011-04-05 21:10:15 +05:30
										 |  |  | 	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET, | 
					
						
							| 
									
										
										
										
											2010-12-07 16:26:56 -08:00
										 |  |  | 	.mpu_irqs	= omap243x_gpio5_irqs, | 
					
						
							|  |  |  | 	.main_clk	= "gpio5_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 2, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_GPIO5_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_GPIO5_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:08 -06:00
										 |  |  | 	.class		= &omap2xxx_gpio_hwmod_class, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.dev_attr	= &omap2xxx_gpio_dev_attr, | 
					
						
							| 
									
										
										
										
											2010-12-07 16:26:56 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-20 18:27:18 -08:00
										 |  |  | /* dma attributes */ | 
					
						
							|  |  |  | static struct omap_dma_dev_attr dma_dev_attr = { | 
					
						
							|  |  |  | 	.dev_caps  = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY | | 
					
						
							|  |  |  | 				IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY, | 
					
						
							|  |  |  | 	.lch_count = 32, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_dma_system_hwmod = { | 
					
						
							|  |  |  | 	.name		= "dma", | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:08 -06:00
										 |  |  | 	.class		= &omap2xxx_dma_hwmod_class, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.mpu_irqs	= omap2_dma_system_irqs, | 
					
						
							| 
									
										
										
										
											2010-12-20 18:27:18 -08:00
										 |  |  | 	.main_clk	= "core_l3_ck", | 
					
						
							|  |  |  | 	.dev_attr	= &dma_dev_attr, | 
					
						
							|  |  |  | 	.flags		= HWMOD_NO_IDLEST, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:32 -08:00
										 |  |  | /* mailbox */ | 
					
						
							| 
									
										
										
										
											2013-01-28 17:21:58 -06:00
										 |  |  | static struct omap_mbox_dev_info omap2430_mailbox_info[] = { | 
					
						
							|  |  |  | 	{ .name = "dsp", .tx_id = 0, .rx_id = 1 }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_mbox_pdata omap2430_mailbox_attrs = { | 
					
						
							| 
									
										
										
										
											2013-05-07 17:30:27 -05:00
										 |  |  | 	.num_users	= 4, | 
					
						
							|  |  |  | 	.num_fifos	= 6, | 
					
						
							| 
									
										
										
										
											2013-01-28 17:21:58 -06:00
										 |  |  | 	.info_cnt	= ARRAY_SIZE(omap2430_mailbox_info), | 
					
						
							|  |  |  | 	.info		= omap2430_mailbox_info, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:32 -08:00
										 |  |  | static struct omap_hwmod_irq_info omap2430_mailbox_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .irq = 26 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:32 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mailbox_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mailbox", | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:08 -06:00
										 |  |  | 	.class		= &omap2xxx_mailbox_hwmod_class, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:32 -08:00
										 |  |  | 	.mpu_irqs	= omap2430_mailbox_irqs, | 
					
						
							|  |  |  | 	.main_clk	= "mailboxes_ick", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP24XX_EN_MAILBOXES_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2013-01-28 17:21:58 -06:00
										 |  |  | 	.dev_attr	= &omap2430_mailbox_attrs, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:32 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 09:53:10 -08:00
										 |  |  | /* mcspi3 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcspi3_mpu_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .irq = 91 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-17 09:53:10 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_dma_info omap2430_mcspi3_sdma_reqs[] = { | 
					
						
							|  |  |  | 	{ .name = "tx0", .dma_req = 15 }, /* DMA_SPI3_TX0 */ | 
					
						
							|  |  |  | 	{ .name = "rx0", .dma_req = 16 }, /* DMA_SPI3_RX0 */ | 
					
						
							|  |  |  | 	{ .name = "tx1", .dma_req = 23 }, /* DMA_SPI3_TX1 */ | 
					
						
							|  |  |  | 	{ .name = "rx1", .dma_req = 24 }, /* DMA_SPI3_RX1 */ | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	{ .dma_req = -1 } | 
					
						
							| 
									
										
										
										
											2011-02-17 09:53:10 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = { | 
					
						
							|  |  |  | 	.num_chipselect = 2, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcspi3_hwmod = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:03:50 -06:00
										 |  |  | 	.name		= "mcspi3", | 
					
						
							| 
									
										
										
										
											2011-02-17 09:53:10 -08:00
										 |  |  | 	.mpu_irqs	= omap2430_mcspi3_mpu_irqs, | 
					
						
							|  |  |  | 	.sdma_reqs	= omap2430_mcspi3_sdma_reqs, | 
					
						
							|  |  |  | 	.main_clk	= "mcspi3_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 2, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_MCSPI3_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MCSPI3_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:08 -06:00
										 |  |  | 	.class		= &omap2xxx_mcspi_class, | 
					
						
							|  |  |  | 	.dev_attr	= &omap_mcspi3_dev_attr, | 
					
						
							| 
									
										
										
										
											2011-02-17 09:53:10 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | /* usbhsotg */ | 
					
						
							| 
									
										
										
										
											2011-02-17 12:07:17 +05:30
										 |  |  | static struct omap_hwmod_class_sysconfig omap2430_usbhsotg_sysc = { | 
					
						
							|  |  |  | 	.rev_offs	= 0x0400, | 
					
						
							|  |  |  | 	.sysc_offs	= 0x0404, | 
					
						
							|  |  |  | 	.syss_offs	= 0x0408, | 
					
						
							|  |  |  | 	.sysc_flags	= (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE| | 
					
						
							|  |  |  | 			  SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | | 
					
						
							|  |  |  | 			  SYSC_HAS_AUTOIDLE), | 
					
						
							|  |  |  | 	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | | 
					
						
							|  |  |  | 			  MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), | 
					
						
							|  |  |  | 	.sysc_fields	= &omap_hwmod_sysc_type1, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_class usbotg_class = { | 
					
						
							|  |  |  | 	.name = "usbotg", | 
					
						
							|  |  |  | 	.sysc = &omap2430_usbhsotg_sysc, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* usb_otg_hs */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_usbhsotg_mpu_irqs[] = { | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "mc", .irq = 92 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "dma", .irq = 93 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-17 12:07:17 +05:30
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_usbhsotg_hwmod = { | 
					
						
							|  |  |  | 	.name		= "usb_otg_hs", | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_usbhsotg_mpu_irqs, | 
					
						
							|  |  |  | 	.main_clk	= "usbhs_ick", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_USBHS_MASK, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_USBHS_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	.class		= &usbotg_class, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Erratum ID: i479  idle_req / idle_ack mechanism potentially | 
					
						
							|  |  |  | 	 * broken when autoidle is enabled | 
					
						
							|  |  |  | 	 * workaround is to disable the autoidle bit at module level. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	.flags		= HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE | 
					
						
							|  |  |  | 				| HWMOD_SWSUP_MSTANDBY, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * 'mcbsp' class | 
					
						
							|  |  |  |  * multi channel buffered serial port controller | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_class_sysconfig omap2430_mcbsp_sysc = { | 
					
						
							|  |  |  | 	.rev_offs	= 0x007C, | 
					
						
							|  |  |  | 	.sysc_offs	= 0x008C, | 
					
						
							|  |  |  | 	.sysc_flags	= (SYSC_HAS_SOFTRESET), | 
					
						
							|  |  |  | 	.sysc_fields    = &omap_hwmod_sysc_type1, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_class omap2430_mcbsp_hwmod_class = { | 
					
						
							|  |  |  | 	.name = "mcbsp", | 
					
						
							|  |  |  | 	.sysc = &omap2430_mcbsp_sysc, | 
					
						
							|  |  |  | 	.rev  = MCBSP_CONFIG_TYPE2, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-02-22 10:54:12 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = { | 
					
						
							|  |  |  | 	{ .role = "pad_fck", .clk = "mcbsp_clks" }, | 
					
						
							|  |  |  | 	{ .role = "prcm_fck", .clk = "func_96m_ck" }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | /* mcbsp1 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcbsp1_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "tx",		.irq = 59 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "rx",		.irq = 60 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "ovr",	.irq = 61 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "common",	.irq = 64 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcbsp1_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mcbsp1", | 
					
						
							|  |  |  | 	.class		= &omap2430_mcbsp_hwmod_class, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mcbsp1_irqs, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.sdma_reqs	= omap2_mcbsp1_sdma_reqs, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | 	.main_clk	= "mcbsp1_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP24XX_EN_MCBSP1_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | 	.opt_clks	= mcbsp_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks), | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* mcbsp2 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcbsp2_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "tx",		.irq = 62 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "rx",		.irq = 63 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "common",	.irq = 16 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcbsp2_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mcbsp2", | 
					
						
							|  |  |  | 	.class		= &omap2430_mcbsp_hwmod_class, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mcbsp2_irqs, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.sdma_reqs	= omap2_mcbsp2_sdma_reqs, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | 	.main_clk	= "mcbsp2_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP24XX_EN_MCBSP2_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | 	.opt_clks	= mcbsp_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks), | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* mcbsp3 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcbsp3_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "tx",		.irq = 89 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "rx",		.irq = 90 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "common",	.irq = 17 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcbsp3_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mcbsp3", | 
					
						
							|  |  |  | 	.class		= &omap2430_mcbsp_hwmod_class, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mcbsp3_irqs, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	.sdma_reqs	= omap2_mcbsp3_sdma_reqs, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | 	.main_clk	= "mcbsp3_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_MCBSP3_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MCBSP3_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | 	.opt_clks	= mcbsp_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks), | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* mcbsp4 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcbsp4_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "tx",		.irq = 54 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "rx",		.irq = 55 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "common",	.irq = 18 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_dma_info omap2430_mcbsp4_sdma_chs[] = { | 
					
						
							|  |  |  | 	{ .name = "rx", .dma_req = 20 }, | 
					
						
							|  |  |  | 	{ .name = "tx", .dma_req = 19 }, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	{ .dma_req = -1 } | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcbsp4_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mcbsp4", | 
					
						
							|  |  |  | 	.class		= &omap2430_mcbsp_hwmod_class, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mcbsp4_irqs, | 
					
						
							|  |  |  | 	.sdma_reqs	= omap2430_mcbsp4_sdma_chs, | 
					
						
							|  |  |  | 	.main_clk	= "mcbsp4_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_MCBSP4_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MCBSP4_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | 	.opt_clks	= mcbsp_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks), | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* mcbsp5 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mcbsp5_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .name = "tx",		.irq = 81 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "rx",		.irq = 82 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .name = "common",	.irq = 19 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_dma_info omap2430_mcbsp5_sdma_chs[] = { | 
					
						
							|  |  |  | 	{ .name = "rx", .dma_req = 22 }, | 
					
						
							|  |  |  | 	{ .name = "tx", .dma_req = 21 }, | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	{ .dma_req = -1 } | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mcbsp5_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mcbsp5", | 
					
						
							|  |  |  | 	.class		= &omap2430_mcbsp_hwmod_class, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mcbsp5_irqs, | 
					
						
							|  |  |  | 	.sdma_reqs	= omap2430_mcbsp5_sdma_chs, | 
					
						
							|  |  |  | 	.main_clk	= "mcbsp5_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP2430_EN_MCBSP5_SHIFT, | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MCBSP5_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2012-06-18 16:18:43 -06:00
										 |  |  | 	.opt_clks	= mcbsp_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(mcbsp_opt_clks), | 
					
						
							| 
									
										
										
										
											2011-02-24 12:51:46 -08:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-02-22 10:54:12 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | /* MMC/SD/SDIO common */ | 
					
						
							|  |  |  | static struct omap_hwmod_class_sysconfig omap2430_mmc_sysc = { | 
					
						
							|  |  |  | 	.rev_offs	= 0x1fc, | 
					
						
							|  |  |  | 	.sysc_offs	= 0x10, | 
					
						
							|  |  |  | 	.syss_offs	= 0x14, | 
					
						
							|  |  |  | 	.sysc_flags	= (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | | 
					
						
							|  |  |  | 			   SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | | 
					
						
							|  |  |  | 			   SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS), | 
					
						
							|  |  |  | 	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), | 
					
						
							|  |  |  | 	.sysc_fields    = &omap_hwmod_sysc_type1, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_class omap2430_mmc_class = { | 
					
						
							|  |  |  | 	.name = "mmc", | 
					
						
							|  |  |  | 	.sysc = &omap2430_mmc_sysc, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* MMC/SD/SDIO1 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mmc1_mpu_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .irq = 83 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_dma_info omap2430_mmc1_sdma_reqs[] = { | 
					
						
							|  |  |  | 	{ .name = "tx",	.dma_req = 61 }, /* DMA_MMC1_TX */ | 
					
						
							|  |  |  | 	{ .name = "rx",	.dma_req = 62 }, /* DMA_MMC1_RX */ | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	{ .dma_req = -1 } | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_opt_clk omap2430_mmc1_opt_clks[] = { | 
					
						
							|  |  |  | 	{ .role = "dbck", .clk = "mmchsdb1_fck" }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:56 -08:00
										 |  |  | static struct omap_mmc_dev_attr mmc1_dev_attr = { | 
					
						
							|  |  |  | 	.flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | static struct omap_hwmod omap2430_mmc1_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mmc1", | 
					
						
							|  |  |  | 	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mmc1_mpu_irqs, | 
					
						
							|  |  |  | 	.sdma_reqs	= omap2430_mmc1_sdma_reqs, | 
					
						
							|  |  |  | 	.opt_clks	= omap2430_mmc1_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc1_opt_clks), | 
					
						
							|  |  |  | 	.main_clk	= "mmchs1_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 2, | 
					
						
							|  |  |  | 			.module_bit  = OMAP2430_EN_MMCHS1_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MMCHS1_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:56 -08:00
										 |  |  | 	.dev_attr	= &mmc1_dev_attr, | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | 	.class		= &omap2430_mmc_class, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* MMC/SD/SDIO2 */ | 
					
						
							|  |  |  | static struct omap_hwmod_irq_info omap2430_mmc2_mpu_irqs[] = { | 
					
						
							| 
									
										
										
										
											2012-08-27 17:43:01 -07:00
										 |  |  | 	{ .irq = 86 + OMAP_INTC_START, }, | 
					
						
							|  |  |  | 	{ .irq = -1 }, | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_dma_info omap2430_mmc2_sdma_reqs[] = { | 
					
						
							|  |  |  | 	{ .name = "tx",	.dma_req = 47 }, /* DMA_MMC2_TX */ | 
					
						
							|  |  |  | 	{ .name = "rx",	.dma_req = 48 }, /* DMA_MMC2_RX */ | 
					
						
							| 
									
										
										
										
											2011-07-09 19:14:07 -06:00
										 |  |  | 	{ .dma_req = -1 } | 
					
						
							| 
									
										
										
										
											2011-03-01 13:12:55 -08:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_opt_clk omap2430_mmc2_opt_clks[] = { | 
					
						
							|  |  |  | 	{ .role = "dbck", .clk = "mmchsdb2_fck" }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_mmc2_hwmod = { | 
					
						
							|  |  |  | 	.name		= "mmc2", | 
					
						
							|  |  |  | 	.flags		= HWMOD_CONTROL_OPT_CLKS_IN_RESET, | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2430_mmc2_mpu_irqs, | 
					
						
							|  |  |  | 	.sdma_reqs	= omap2430_mmc2_sdma_reqs, | 
					
						
							|  |  |  | 	.opt_clks	= omap2430_mmc2_opt_clks, | 
					
						
							|  |  |  | 	.opt_clks_cnt	= ARRAY_SIZE(omap2430_mmc2_opt_clks), | 
					
						
							|  |  |  | 	.main_clk	= "mmchs2_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 2, | 
					
						
							|  |  |  | 			.module_bit  = OMAP2430_EN_MMCHS2_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 2, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP2430_ST_MMCHS2_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	.class		= &omap2430_mmc_class, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2011-02-22 10:54:12 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:28 -06:00
										 |  |  | /* HDQ1W/1-wire */ | 
					
						
							|  |  |  | static struct omap_hwmod omap2430_hdq1w_hwmod = { | 
					
						
							|  |  |  | 	.name		= "hdq1w", | 
					
						
							|  |  |  | 	.mpu_irqs	= omap2_hdq1w_mpu_irqs, | 
					
						
							|  |  |  | 	.main_clk	= "hdq_fck", | 
					
						
							|  |  |  | 	.prcm		= { | 
					
						
							|  |  |  | 		.omap2 = { | 
					
						
							|  |  |  | 			.module_offs = CORE_MOD, | 
					
						
							|  |  |  | 			.prcm_reg_id = 1, | 
					
						
							|  |  |  | 			.module_bit = OMAP24XX_EN_HDQ_SHIFT, | 
					
						
							|  |  |  | 			.idlest_reg_id = 1, | 
					
						
							|  |  |  | 			.idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT, | 
					
						
							|  |  |  | 		}, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	.class		= &omap2_hdq1w_class, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * interfaces | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* L3 -> L4_CORE interface */ | 
					
						
							|  |  |  | /* l3_core -> usbhsotg  interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_usbhsotg__l3 = { | 
					
						
							|  |  |  | 	.master		= &omap2430_usbhsotg_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2xxx_l3_main_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "core_l3_ck", | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* L4 CORE -> I2C1 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__i2c1 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_i2c1_hwmod, | 
					
						
							|  |  |  | 	.clk		= "i2c1_ick", | 
					
						
							|  |  |  | 	.addr		= omap2_i2c1_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* L4 CORE -> I2C2 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__i2c2 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_i2c2_hwmod, | 
					
						
							|  |  |  | 	.clk		= "i2c2_ick", | 
					
						
							|  |  |  | 	.addr		= omap2_i2c2_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_usbhsotg_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= OMAP243X_HS_BASE, | 
					
						
							|  |  |  | 		.pa_end		= OMAP243X_HS_BASE + SZ_4K - 1, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*  l4_core ->usbhsotg  interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__usbhsotg = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_usbhsotg_hwmod, | 
					
						
							|  |  |  | 	.clk		= "usb_l4_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_usbhsotg_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* L4 CORE -> MMC1 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mmc1 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mmc1_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mmchs1_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mmc1_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* L4 CORE -> MMC2 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mmc2 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mmc2_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mmchs2_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mmc2_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4 core -> mcspi3 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcspi3 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcspi3_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcspi3_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mcspi3_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* IVA2 <- L3 interface */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l3__iva = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l3_main_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_iva_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:38 -06:00
										 |  |  | 	.clk		= "core_l3_ck", | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_timer1_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x49018000, | 
					
						
							|  |  |  | 		.pa_end		= 0x49018000 + SZ_1K - 1, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> timer1 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__timer1 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_timer1_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "gpt1_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_timer1_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> wd_timer2 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_wd_timer2_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x49016000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4901607f, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__wd_timer2 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_wd_timer2_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "mpu_wdt_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_wd_timer2_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> gpio1 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_gpio1_addr_space[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x4900C000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4900C1ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio1 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_gpio1_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "gpios_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpio1_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> gpio2 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_gpio2_addr_space[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x4900E000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4900E1ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio2 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_gpio2_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "gpios_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpio2_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> gpio3 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_gpio3_addr_space[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x49010000, | 
					
						
							|  |  |  | 		.pa_end		= 0x490101ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio3 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_gpio3_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "gpios_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpio3_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_wkup -> gpio4 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_gpio4_addr_space[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x49012000, | 
					
						
							|  |  |  | 		.pa_end		= 0x490121ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__gpio4 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_gpio4_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "gpios_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpio4_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> gpio5 */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_gpio5_addr_space[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x480B6000, | 
					
						
							|  |  |  | 		.pa_end		= 0x480B61ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__gpio5 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_gpio5_hwmod, | 
					
						
							|  |  |  | 	.clk		= "gpio5_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpio5_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* dma_system -> L3 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_dma_system__l3 = { | 
					
						
							|  |  |  | 	.master		= &omap2430_dma_system_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2xxx_l3_main_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.clk		= "core_l3_ck", | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> dma_system */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__dma_system = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_dma_system_hwmod, | 
					
						
							|  |  |  | 	.clk		= "sdma_ick", | 
					
						
							|  |  |  | 	.addr		= omap2_dma_system_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mailbox */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mailbox = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mailbox_hwmod, | 
					
						
							|  |  |  | 	.addr		= omap2_mailbox_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mcbsp1 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp1 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcbsp1_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcbsp1_ick", | 
					
						
							|  |  |  | 	.addr		= omap2_mcbsp1_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mcbsp2 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp2 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcbsp2_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcbsp2_ick", | 
					
						
							|  |  |  | 	.addr		= omap2xxx_mcbsp2_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_mcbsp3_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.name		= "mpu", | 
					
						
							|  |  |  | 		.pa_start	= 0x4808C000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4808C0ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mcbsp3 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp3 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcbsp3_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcbsp3_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mcbsp3_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_mcbsp4_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.name		= "mpu", | 
					
						
							|  |  |  | 		.pa_start	= 0x4808E000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4808E0ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mcbsp4 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp4 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcbsp4_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcbsp4_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mcbsp4_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_mcbsp5_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.name		= "mpu", | 
					
						
							|  |  |  | 		.pa_start	= 0x48096000, | 
					
						
							|  |  |  | 		.pa_end		= 0x480960ff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* l4_core -> mcbsp5 */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__mcbsp5 = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:33 -06:00
										 |  |  | 	.slave		= &omap2430_mcbsp5_hwmod, | 
					
						
							|  |  |  | 	.clk		= "mcbsp5_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_mcbsp5_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:28 -06:00
										 |  |  | /* l4_core -> hdq1w */ | 
					
						
							|  |  |  | static struct omap_hwmod_ocp_if omap2430_l4_core__hdq1w = { | 
					
						
							|  |  |  | 	.master		= &omap2xxx_l4_core_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2430_hdq1w_hwmod, | 
					
						
							|  |  |  | 	.clk		= "hdq_ick", | 
					
						
							|  |  |  | 	.addr		= omap2_hdq1w_addr_space, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | 	.flags		= OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:30 -06:00
										 |  |  | /* l4_wkup -> 32ksync_counter */ | 
					
						
							|  |  |  | static struct omap_hwmod_addr_space omap2430_counter_32k_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x49020000, | 
					
						
							|  |  |  | 		.pa_end		= 0x4902001f, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-23 17:28:24 -06:00
										 |  |  | static struct omap_hwmod_addr_space omap2430_gpmc_addrs[] = { | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.pa_start	= 0x6e000000, | 
					
						
							|  |  |  | 		.pa_end		= 0x6e000fff, | 
					
						
							|  |  |  | 		.flags		= ADDR_TYPE_RT | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:30 -06:00
										 |  |  | static struct omap_hwmod_ocp_if omap2430_l4_wkup__counter_32k = { | 
					
						
							|  |  |  | 	.master		= &omap2xxx_l4_wkup_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_counter_32k_hwmod, | 
					
						
							|  |  |  | 	.clk		= "sync_32k_ick", | 
					
						
							|  |  |  | 	.addr		= omap2430_counter_32k_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-23 17:28:24 -06:00
										 |  |  | static struct omap_hwmod_ocp_if omap2430_l3__gpmc = { | 
					
						
							|  |  |  | 	.master		= &omap2xxx_l3_main_hwmod, | 
					
						
							|  |  |  | 	.slave		= &omap2xxx_gpmc_hwmod, | 
					
						
							|  |  |  | 	.clk		= "core_l3_ck", | 
					
						
							|  |  |  | 	.addr		= omap2430_gpmc_addrs, | 
					
						
							|  |  |  | 	.user		= OCP_USER_MPU | OCP_USER_SDMA, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | static struct omap_hwmod_ocp_if *omap2430_hwmod_ocp_ifs[] __initdata = { | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:34 -06:00
										 |  |  | 	&omap2xxx_l3_main__l4_core, | 
					
						
							|  |  |  | 	&omap2xxx_mpu__l3_main, | 
					
						
							|  |  |  | 	&omap2xxx_dss__l3, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	&omap2430_usbhsotg__l3, | 
					
						
							|  |  |  | 	&omap2430_l4_core__i2c1, | 
					
						
							|  |  |  | 	&omap2430_l4_core__i2c2, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:34 -06:00
										 |  |  | 	&omap2xxx_l4_core__l4_wkup, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	&omap2_l4_core__uart1, | 
					
						
							|  |  |  | 	&omap2_l4_core__uart2, | 
					
						
							|  |  |  | 	&omap2_l4_core__uart3, | 
					
						
							|  |  |  | 	&omap2430_l4_core__usbhsotg, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mmc1, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mmc2, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:34 -06:00
										 |  |  | 	&omap2xxx_l4_core__mcspi1, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__mcspi2, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	&omap2430_l4_core__mcspi3, | 
					
						
							|  |  |  | 	&omap2430_l3__iva, | 
					
						
							|  |  |  | 	&omap2430_l4_wkup__timer1, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:34 -06:00
										 |  |  | 	&omap2xxx_l4_core__timer2, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer3, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer4, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer5, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer6, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer7, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer8, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer9, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer10, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer11, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__timer12, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	&omap2430_l4_wkup__wd_timer2, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:34 -06:00
										 |  |  | 	&omap2xxx_l4_core__dss, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__dss_dispc, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__dss_rfbi, | 
					
						
							|  |  |  | 	&omap2xxx_l4_core__dss_venc, | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	&omap2430_l4_wkup__gpio1, | 
					
						
							|  |  |  | 	&omap2430_l4_wkup__gpio2, | 
					
						
							|  |  |  | 	&omap2430_l4_wkup__gpio3, | 
					
						
							|  |  |  | 	&omap2430_l4_wkup__gpio4, | 
					
						
							|  |  |  | 	&omap2430_l4_core__gpio5, | 
					
						
							|  |  |  | 	&omap2430_dma_system__l3, | 
					
						
							|  |  |  | 	&omap2430_l4_core__dma_system, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mailbox, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mcbsp1, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mcbsp2, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mcbsp3, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mcbsp4, | 
					
						
							|  |  |  | 	&omap2430_l4_core__mcbsp5, | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:28 -06:00
										 |  |  | 	&omap2430_l4_core__hdq1w, | 
					
						
							| 
									
										
										
										
											2012-09-23 17:28:25 -06:00
										 |  |  | 	&omap2xxx_l4_core__rng, | 
					
						
							| 
									
										
										
										
											2013-03-30 15:49:19 -06:00
										 |  |  | 	&omap2xxx_l4_core__sham, | 
					
						
							| 
									
										
										
										
											2012-12-21 09:28:09 -07:00
										 |  |  | 	&omap2xxx_l4_core__aes, | 
					
						
							| 
									
										
										
										
											2012-05-08 11:34:30 -06:00
										 |  |  | 	&omap2430_l4_wkup__counter_32k, | 
					
						
							| 
									
										
										
										
											2012-09-23 17:28:24 -06:00
										 |  |  | 	&omap2430_l3__gpmc, | 
					
						
							| 
									
										
										
										
											2009-09-03 20:14:05 +03:00
										 |  |  | 	NULL, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  | int __init omap2430_hwmod_init(void) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2012-06-18 12:12:23 -06:00
										 |  |  | 	omap_hwmod_init(); | 
					
						
							| 
									
										
										
										
											2012-04-19 04:04:31 -06:00
										 |  |  | 	return omap_hwmod_register_links(omap2430_hwmod_ocp_ifs); | 
					
						
							| 
									
										
										
										
											2010-02-22 22:09:32 -07:00
										 |  |  | } |