| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  linux/arch/arm/kernel/smp_scu.c | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 2002 ARM Ltd. | 
					
						
							|  |  |  |  *  All Rights Reserved | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #include <linux/init.h>
 | 
					
						
							|  |  |  | #include <linux/io.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-24 12:20:16 +01:00
										 |  |  | #include <asm/smp_plat.h>
 | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | #include <asm/smp_scu.h>
 | 
					
						
							| 
									
										
										
										
											2009-05-18 16:26:27 +01:00
										 |  |  | #include <asm/cacheflush.h>
 | 
					
						
							| 
									
										
										
										
											2011-09-15 11:45:15 +01:00
										 |  |  | #include <asm/cputype.h>
 | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define SCU_CTRL		0x00
 | 
					
						
							|  |  |  | #define SCU_CONFIG		0x04
 | 
					
						
							|  |  |  | #define SCU_CPU_STATUS		0x08
 | 
					
						
							|  |  |  | #define SCU_INVALIDATE		0x0c
 | 
					
						
							|  |  |  | #define SCU_FPGA_REVISION	0x10
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-13 15:28:53 +01:00
										 |  |  | #ifdef CONFIG_SMP
 | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Get the number of CPU cores from the SCU configuration | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | unsigned int __init scu_get_core_count(void __iomem *scu_base) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 	unsigned int ncores = readl_relaxed(scu_base + SCU_CONFIG); | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | 	return (ncores & 0x03) + 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Enable the SCU | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-09-25 08:25:43 +01:00
										 |  |  | void scu_enable(void __iomem *scu_base) | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 scu_ctrl; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-15 11:45:15 +01:00
										 |  |  | #ifdef CONFIG_ARM_ERRATA_764369
 | 
					
						
							|  |  |  | 	/* Cortex-A9 only */ | 
					
						
							| 
									
										
										
										
											2013-01-30 17:38:21 +01:00
										 |  |  | 	if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090) { | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 		scu_ctrl = readl_relaxed(scu_base + 0x30); | 
					
						
							| 
									
										
										
										
											2011-09-15 11:45:15 +01:00
										 |  |  | 		if (!(scu_ctrl & 1)) | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 			writel_relaxed(scu_ctrl | 0x1, scu_base + 0x30); | 
					
						
							| 
									
										
										
										
											2011-09-15 11:45:15 +01:00
										 |  |  | 	} | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 	scu_ctrl = readl_relaxed(scu_base + SCU_CTRL); | 
					
						
							| 
									
										
										
										
											2009-11-04 12:16:38 +00:00
										 |  |  | 	/* already enabled? */ | 
					
						
							|  |  |  | 	if (scu_ctrl & 1) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | 	scu_ctrl |= 1; | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 	writel_relaxed(scu_ctrl, scu_base + SCU_CTRL); | 
					
						
							| 
									
										
										
										
											2009-05-18 16:26:27 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Ensure that the data accessed by CPU0 before the SCU was | 
					
						
							|  |  |  | 	 * initialised is visible to the other CPUs. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	flush_cache_all(); | 
					
						
							| 
									
										
										
										
											2009-05-16 11:51:14 +01:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2011-06-13 15:28:53 +01:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2011-02-04 10:36:39 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Set the executing CPUs power mode as defined.  This will be in | 
					
						
							|  |  |  |  * preparation for it executing a WFI instruction. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This function must be called with preemption disabled, and as it | 
					
						
							|  |  |  |  * has the side effect of disabling coherency, caches must have been | 
					
						
							|  |  |  |  * flushed.  Interrupts must also have been disabled. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | int scu_power_mode(void __iomem *scu_base, unsigned int mode) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int val; | 
					
						
							| 
									
										
										
										
											2013-01-31 13:26:29 -06:00
										 |  |  | 	int cpu = MPIDR_AFFINITY_LEVEL(cpu_logical_map(smp_processor_id()), 0); | 
					
						
							| 
									
										
										
										
											2011-02-04 10:36:39 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (mode > 3 || mode == 1 || cpu > 3) | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 	val = readb_relaxed(scu_base + SCU_CPU_STATUS + cpu) & ~0x03; | 
					
						
							| 
									
										
										
										
											2011-02-04 10:36:39 +00:00
										 |  |  | 	val |= mode; | 
					
						
							| 
									
										
										
										
											2013-02-07 11:14:21 +00:00
										 |  |  | 	writeb_relaxed(val, scu_base + SCU_CPU_STATUS + cpu); | 
					
						
							| 
									
										
										
										
											2011-02-04 10:36:39 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } |