| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  linux/drivers/char/8250_pci.c | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Probe module for 8250/16550-type PCI serial ports. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (C) 2001 Russell King, All Rights Reserved. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License as published by | 
					
						
							|  |  |  |  * the Free Software Foundation; either version 2 of the License. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #include <linux/module.h>
 | 
					
						
							|  |  |  | #include <linux/init.h>
 | 
					
						
							|  |  |  | #include <linux/pci.h>
 | 
					
						
							|  |  |  | #include <linux/string.h>
 | 
					
						
							|  |  |  | #include <linux/kernel.h>
 | 
					
						
							|  |  |  | #include <linux/slab.h>
 | 
					
						
							|  |  |  | #include <linux/delay.h>
 | 
					
						
							|  |  |  | #include <linux/tty.h>
 | 
					
						
							|  |  |  | #include <linux/serial_core.h>
 | 
					
						
							|  |  |  | #include <linux/8250_pci.h>
 | 
					
						
							|  |  |  | #include <linux/bitops.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <asm/byteorder.h>
 | 
					
						
							|  |  |  | #include <asm/io.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "8250.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #undef SERIAL_DEBUG_PCI
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * init function returns: | 
					
						
							|  |  |  |  *  > 0 - number of ports | 
					
						
							|  |  |  |  *  = 0 - use board->num_ports | 
					
						
							|  |  |  |  *  < 0 - error | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | struct pci_serial_quirk { | 
					
						
							|  |  |  | 	u32	vendor; | 
					
						
							|  |  |  | 	u32	device; | 
					
						
							|  |  |  | 	u32	subvendor; | 
					
						
							|  |  |  | 	u32	subdevice; | 
					
						
							|  |  |  | 	int	(*init)(struct pci_dev *dev); | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 	int	(*setup)(struct serial_private *, | 
					
						
							|  |  |  | 			 const struct pciserial_board *, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:41:18 +01:00
										 |  |  | 			 struct uart_port *, int); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	void	(*exit)(struct pci_dev *dev); | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PCI_NUM_BAR_RESOURCES	6
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct serial_private { | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	struct pci_dev		*dev; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned int		nr; | 
					
						
							|  |  |  | 	void __iomem		*remapped_bar[PCI_NUM_BAR_RESOURCES]; | 
					
						
							|  |  |  | 	struct pci_serial_quirk	*quirk; | 
					
						
							|  |  |  | 	int			line[0]; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void moan_device(const char *str, struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-07-06 13:05:40 -07:00
										 |  |  | 	printk(KERN_WARNING | 
					
						
							|  |  |  | 	       "%s: %s\n" | 
					
						
							|  |  |  | 	       "Please send the output of lspci -vv, this\n" | 
					
						
							|  |  |  | 	       "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n" | 
					
						
							|  |  |  | 	       "manufacturer and name of serial board or\n" | 
					
						
							|  |  |  | 	       "modem board to rmk+serial@arm.linux.org.uk.\n", | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	       pci_name(dev), str, dev->vendor, dev->device, | 
					
						
							|  |  |  | 	       dev->subsystem_vendor, dev->subsystem_device); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | setup_port(struct serial_private *priv, struct uart_port *port, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	   int bar, int offset, int regshift) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	struct pci_dev *dev = priv->dev; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (bar >= PCI_NUM_BAR_RESOURCES) | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 	base = pci_resource_start(dev, bar); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) { | 
					
						
							|  |  |  | 		len =  pci_resource_len(dev, bar); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (!priv->remapped_bar[bar]) | 
					
						
							| 
									
										
										
										
											2008-05-01 04:34:59 -07:00
										 |  |  | 			priv->remapped_bar[bar] = ioremap_nocache(base, len); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		if (!priv->remapped_bar[bar]) | 
					
						
							|  |  |  | 			return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		port->iotype = UPIO_MEM; | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 		port->iobase = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		port->mapbase = base + offset; | 
					
						
							|  |  |  | 		port->membase = priv->remapped_bar[bar] + offset; | 
					
						
							|  |  |  | 		port->regshift = regshift; | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		port->iotype = UPIO_PORT; | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 		port->iobase = base + offset; | 
					
						
							|  |  |  | 		port->mapbase = 0; | 
					
						
							|  |  |  | 		port->membase = NULL; | 
					
						
							|  |  |  | 		port->regshift = 0; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-04 22:27:49 -08:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * ADDI-DATA GmbH communication cards <info@addi-data.com> | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int addidata_apci7800_setup(struct serial_private *priv, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 				const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2008-02-04 22:27:49 -08:00
										 |  |  | 				struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar = 0, offset = board->first_offset; | 
					
						
							|  |  |  | 	bar = FL_GET_BASE(board->flags); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (idx < 2) { | 
					
						
							|  |  |  | 		offset += idx * board->uart_offset; | 
					
						
							|  |  |  | 	} else if ((idx >= 2) && (idx < 4)) { | 
					
						
							|  |  |  | 		bar += 1; | 
					
						
							|  |  |  | 		offset += ((idx - 2) * board->uart_offset); | 
					
						
							|  |  |  | 	} else if ((idx >= 4) && (idx < 6)) { | 
					
						
							|  |  |  | 		bar += 2; | 
					
						
							|  |  |  | 		offset += ((idx - 4) * board->uart_offset); | 
					
						
							|  |  |  | 	} else if (idx >= 6) { | 
					
						
							|  |  |  | 		bar += 3; | 
					
						
							|  |  |  | 		offset += ((idx - 6) * board->uart_offset); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * AFAVLAB uses a different mixture of BARs and offsets | 
					
						
							|  |  |  |  * Not that ugly ;) -- HW | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | afavlab_setup(struct serial_private *priv, const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	      struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar, offset = board->first_offset; | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	bar = FL_GET_BASE(board->flags); | 
					
						
							|  |  |  | 	if (idx < 4) | 
					
						
							|  |  |  | 		bar += idx; | 
					
						
							|  |  |  | 	else { | 
					
						
							|  |  |  | 		bar = 4; | 
					
						
							|  |  |  | 		offset += (idx - 4) * board->uart_offset; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * HP's Remote Management Console.  The Diva chip came in several | 
					
						
							|  |  |  |  * different versions.  N-class, L2000 and A500 have two Diva chips, each | 
					
						
							|  |  |  |  * with 3 UARTs (the third UART on the second chip is unused).  Superdome | 
					
						
							|  |  |  |  * and Keystone have one Diva chip with 3 UARTs.  Some later machines have | 
					
						
							|  |  |  |  * one Diva chip, but it has been expanded to 5 UARTs. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_hp_diva_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	int rc = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (dev->subsystem_device) { | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_TOSCA1: | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_HALFDOME: | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_KEYSTONE: | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_EVEREST: | 
					
						
							|  |  |  | 		rc = 3; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_TOSCA2: | 
					
						
							|  |  |  | 		rc = 2; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_MAESTRO: | 
					
						
							|  |  |  | 		rc = 4; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_POWERBAR: | 
					
						
							| 
									
										
										
										
											2005-10-24 22:16:38 +01:00
										 |  |  | 	case PCI_DEVICE_ID_HP_DIVA_HURRICANE: | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		rc = 1; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return rc; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * HP's Diva chip puts the 4th/5th serial port further out, and | 
					
						
							|  |  |  |  * some serial ports are supposed to be hidden on certain models. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | pci_hp_diva_setup(struct serial_private *priv, | 
					
						
							|  |  |  | 		const struct pciserial_board *board, | 
					
						
							|  |  |  | 		struct uart_port *port, int idx) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned int offset = board->first_offset; | 
					
						
							|  |  |  | 	unsigned int bar = FL_GET_BASE(board->flags); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	switch (priv->dev->subsystem_device) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	case PCI_DEVICE_ID_HP_DIVA_MAESTRO: | 
					
						
							|  |  |  | 		if (idx == 3) | 
					
						
							|  |  |  | 			idx++; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_HP_DIVA_EVEREST: | 
					
						
							|  |  |  | 		if (idx > 0) | 
					
						
							|  |  |  | 			idx++; | 
					
						
							|  |  |  | 		if (idx > 2) | 
					
						
							|  |  |  | 			idx++; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	if (idx > 2) | 
					
						
							|  |  |  | 		offset = 0x18; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	offset += idx * board->uart_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Added for EKF Intel i960 serial boards | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_inteli960ni_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned long oldval; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!(dev->subsystem_device & 0x1000)) | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* is firmware started? */ | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	pci_read_config_dword(dev, 0x44, (void *)&oldval); | 
					
						
							|  |  |  | 	if (oldval == 0x00001000L) { /* RESET value */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		printk(KERN_DEBUG "Local i960 firmware missing"); | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Some PCI serial cards using the PLX 9050 PCI interface chip require | 
					
						
							|  |  |  |  * that the card interrupt be explicitly enabled or disabled.  This | 
					
						
							|  |  |  |  * seems to be mainly needed on card using the PLX which also use I/O | 
					
						
							|  |  |  |  * mapped memory. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_plx9050_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u8 irq_config; | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) { | 
					
						
							|  |  |  | 		moan_device("no memory in bar 0", dev); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	irq_config = 0x41; | 
					
						
							| 
									
										
										
										
											2005-10-24 22:11:57 +01:00
										 |  |  | 	if (dev->vendor == PCI_VENDOR_ID_PANACOM || | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	    dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		irq_config = 0x43; | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if ((dev->vendor == PCI_VENDOR_ID_PLX) && | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	    (dev->device == PCI_DEVICE_ID_PLX_ROMULUS)) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * As the megawolf cards have the int pins active | 
					
						
							|  |  |  | 		 * high, and have 2 UART chips, both ints must be | 
					
						
							|  |  |  | 		 * enabled on the 9050. Also, the UARTS are set in | 
					
						
							|  |  |  | 		 * 16450 mode by default, so we have to enable the | 
					
						
							|  |  |  | 		 * 16C950 'enhanced' mode so that we can use the | 
					
						
							|  |  |  | 		 * deep FIFOs | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		irq_config = 0x5b; | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * enable/disable interrupts | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2008-05-01 04:34:59 -07:00
										 |  |  | 	p = ioremap_nocache(pci_resource_start(dev, 0), 0x80); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 	writel(irq_config, p + 0x4c); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Read the register back to ensure that it took effect. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	readl(p + 0x4c); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __devexit pci_plx9050_exit(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u8 __iomem *p; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * disable interrupts | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2008-05-01 04:34:59 -07:00
										 |  |  | 	p = ioremap_nocache(pci_resource_start(dev, 0), 0x80); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (p != NULL) { | 
					
						
							|  |  |  | 		writel(0, p + 0x4c); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Read the register back to ensure that it took effect. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		readl(p + 0x4c); | 
					
						
							|  |  |  | 		iounmap(p); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | #define NI8420_INT_ENABLE_REG	0x38
 | 
					
						
							|  |  |  | #define NI8420_INT_ENABLE_BIT	0x2000
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __devexit pci_ni8420_exit(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 	unsigned int bar = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) { | 
					
						
							|  |  |  | 		moan_device("no memory in bar", dev); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	base = pci_resource_start(dev, bar); | 
					
						
							|  |  |  | 	len =  pci_resource_len(dev, bar); | 
					
						
							|  |  |  | 	p = ioremap_nocache(base, len); | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable the CPU Interrupt */ | 
					
						
							|  |  |  | 	writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT), | 
					
						
							|  |  |  | 	       p + NI8420_INT_ENABLE_REG); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | /* MITE registers */ | 
					
						
							|  |  |  | #define MITE_IOWBSR1	0xc4
 | 
					
						
							|  |  |  | #define MITE_IOWCR1	0xf4
 | 
					
						
							|  |  |  | #define MITE_LCIMR1	0x08
 | 
					
						
							|  |  |  | #define MITE_LCIMR2	0x10
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define MITE_LCIMR2_CLR_CPU_IE	(1 << 30)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __devexit pci_ni8430_exit(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 	unsigned int bar = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) { | 
					
						
							|  |  |  | 		moan_device("no memory in bar", dev); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	base = pci_resource_start(dev, bar); | 
					
						
							|  |  |  | 	len =  pci_resource_len(dev, bar); | 
					
						
							|  |  |  | 	p = ioremap_nocache(base, len); | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable the CPU Interrupt */ | 
					
						
							|  |  |  | 	writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */ | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | sbs_setup(struct serial_private *priv, const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar, offset = board->first_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bar = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (idx < 4) { | 
					
						
							|  |  |  | 		/* first four channels map to 0, 0x100, 0x200, 0x300 */ | 
					
						
							|  |  |  | 		offset += idx * board->uart_offset; | 
					
						
							|  |  |  | 	} else if (idx < 8) { | 
					
						
							|  |  |  | 		/* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */ | 
					
						
							|  |  |  | 		offset += idx * board->uart_offset + 0xC00; | 
					
						
							|  |  |  | 	} else /* we have only 8 ports on PMC-OCTALPRO */ | 
					
						
							|  |  |  | 		return 1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  | * This does initialization for PMC OCTALPRO cards: | 
					
						
							|  |  |  | * maps the device memory, resets the UARTs (needed, bc | 
					
						
							|  |  |  | * if the module is removed and inserted again, the card | 
					
						
							|  |  |  | * is in the sleep mode) and enables global interrupt. | 
					
						
							|  |  |  | */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* global control register offset for SBS PMC-OctalPro */ | 
					
						
							|  |  |  | #define OCT_REG_CR_OFF		0x500
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int sbs_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u8 __iomem *p; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-24 18:34:58 +01:00
										 |  |  | 	p = pci_ioremap_bar(dev, 0); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 	/* Set bit-4 Control Register (UART RESET) in to reset the uarts */ | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	writeb(0x10, p + OCT_REG_CR_OFF); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	udelay(50); | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	writeb(0x0, p + OCT_REG_CR_OFF); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Set bit-2 (INTENABLE) of Control Register */ | 
					
						
							|  |  |  | 	writeb(0x4, p + OCT_REG_CR_OFF); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Disables the global interrupt of PMC-OctalPro | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __devexit sbs_exit(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u8 __iomem *p; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-24 18:34:58 +01:00
										 |  |  | 	p = pci_ioremap_bar(dev, 0); | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	/* FIXME: What if resource_len < OCT_REG_CR_OFF */ | 
					
						
							|  |  |  | 	if (p != NULL) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		writeb(0, p + OCT_REG_CR_OFF); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * SIIG serial cards have an PCI interface chip which also controls | 
					
						
							|  |  |  |  * the UART clocking frequency. Each UART can be clocked independently | 
					
						
							|  |  |  |  * (except cards equiped with 4 UARTs) and initial clocking settings | 
					
						
							|  |  |  |  * are stored in the EEPROM chip. It can cause problems because this | 
					
						
							|  |  |  |  * version of serial driver doesn't support differently clocked UART's | 
					
						
							|  |  |  |  * on single PCI card. To prevent this, initialization functions set | 
					
						
							|  |  |  |  * high frequency clocking for all UART's on given card. It is safe (I | 
					
						
							|  |  |  |  * hope) because it doesn't touch EEPROM settings to prevent conflicts | 
					
						
							|  |  |  |  * with other OSes (like M$ DOS). | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999 | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * There is two family of SIIG serial cards with different PCI | 
					
						
							|  |  |  |  * interface chip and different configuration methods: | 
					
						
							|  |  |  |  *     - 10x cards have control registers in IO and/or memory space; | 
					
						
							|  |  |  |  *     - 20x cards have control registers in standard PCI configuration space. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-07-27 11:33:03 +01:00
										 |  |  |  * Note: all 10x cards have PCI device ids 0x10.. | 
					
						
							|  |  |  |  *       all 20x cards have PCI device ids 0x20.. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-07-18 11:38:09 +01:00
										 |  |  |  * There are also Quartet Serial cards which use Oxford Semiconductor | 
					
						
							|  |  |  |  * 16954 quad UART PCI chip clocked by 18.432 MHz quartz. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * Note: some SIIG cards are probed by the parport_serial object. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int pci_siig10x_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 data; | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (dev->device & 0xfff8) { | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_SIIG_1S_10x:	/* 1S */ | 
					
						
							|  |  |  | 		data = 0xffdf; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case PCI_DEVICE_ID_SIIG_2S_10x:	/* 2S, 2S1P */ | 
					
						
							|  |  |  | 		data = 0xf7ff; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default:			/* 1S1P, 4S */ | 
					
						
							|  |  |  | 		data = 0xfffb; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-01 04:34:59 -07:00
										 |  |  | 	p = ioremap_nocache(pci_resource_start(dev, 0), 0x80); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	writew(readw(p + 0x28) & data, p + 0x28); | 
					
						
							|  |  |  | 	readw(p + 0x28); | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int pci_siig20x_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u8 data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Change clock frequency for the first UART. */ | 
					
						
							|  |  |  | 	pci_read_config_byte(dev, 0x6f, &data); | 
					
						
							|  |  |  | 	pci_write_config_byte(dev, 0x6f, data & 0xef); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* If this card has 2 UART, we have to do the same with second UART. */ | 
					
						
							|  |  |  | 	if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) || | 
					
						
							|  |  |  | 	    ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) { | 
					
						
							|  |  |  | 		pci_read_config_byte(dev, 0x73, &data); | 
					
						
							|  |  |  | 		pci_write_config_byte(dev, 0x73, data & 0xef); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:33:03 +01:00
										 |  |  | static int pci_siig_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int type = dev->device & 0xff00; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (type == 0x1000) | 
					
						
							|  |  |  | 		return pci_siig10x_init(dev); | 
					
						
							|  |  |  | 	else if (type == 0x2000) | 
					
						
							|  |  |  | 		return pci_siig20x_init(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	moan_device("Unknown SIIG card", dev); | 
					
						
							|  |  |  | 	return -ENODEV; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-02 20:15:09 +00:00
										 |  |  | static int pci_siig_setup(struct serial_private *priv, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 			  const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2006-02-02 20:15:09 +00:00
										 |  |  | 			  struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (idx > 3) { | 
					
						
							|  |  |  | 		bar = 4; | 
					
						
							|  |  |  | 		offset = (idx - 4) * 8; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return setup_port(priv, port, bar, offset, 0); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Timedia has an explosion of boards, and to avoid the PCI table from | 
					
						
							|  |  |  |  * growing *huge*, we use this function to collapse some 70 entries | 
					
						
							|  |  |  |  * in the PCI table into one, for sanity's and compactness's sake. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | static const unsigned short timedia_single_port[] = { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | static const unsigned short timedia_dual_port[] = { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079, | 
					
						
							|  |  |  | 	0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079, | 
					
						
							|  |  |  | 	0xD079, 0 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | static const unsigned short timedia_quad_port[] = { | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157, | 
					
						
							|  |  |  | 	0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056, | 
					
						
							|  |  |  | 	0xB157, 0 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | static const unsigned short timedia_eight_port[] = { | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-28 21:04:11 +00:00
										 |  |  | static const struct timedia_struct { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	int num; | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | 	const unsigned short *ids; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } timedia_data[] = { | 
					
						
							|  |  |  | 	{ 1, timedia_single_port }, | 
					
						
							|  |  |  | 	{ 2, timedia_dual_port }, | 
					
						
							|  |  |  | 	{ 4, timedia_quad_port }, | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | 	{ 8, timedia_eight_port } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_timedia_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | 	const unsigned short *ids; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	int i, j; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 21:57:29 +02:00
										 |  |  | 	for (i = 0; i < ARRAY_SIZE(timedia_data); i++) { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		ids = timedia_data[i].ids; | 
					
						
							|  |  |  | 		for (j = 0; ids[j]; j++) | 
					
						
							|  |  |  | 			if (dev->subsystem_device == ids[j]) | 
					
						
							|  |  |  | 				return timedia_data[i].num; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Timedia/SUNIX uses a mixture of BARs and offsets | 
					
						
							|  |  |  |  * Ugh, this is ugly as all hell --- TYT | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | pci_timedia_setup(struct serial_private *priv, | 
					
						
							|  |  |  | 		  const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		  struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar = 0, offset = board->first_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (idx) { | 
					
						
							|  |  |  | 	case 0: | 
					
						
							|  |  |  | 		bar = 0; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 1: | 
					
						
							|  |  |  | 		offset = board->uart_offset; | 
					
						
							|  |  |  | 		bar = 0; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 2: | 
					
						
							|  |  |  | 		bar = 1; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 3: | 
					
						
							|  |  |  | 		offset = board->uart_offset; | 
					
						
							| 
									
										
										
										
											2005-12-07 18:11:26 +00:00
										 |  |  | 		/* FALLTHROUGH */ | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	case 4: /* BAR 2 */ | 
					
						
							|  |  |  | 	case 5: /* BAR 3 */ | 
					
						
							|  |  |  | 	case 6: /* BAR 4 */ | 
					
						
							|  |  |  | 	case 7: /* BAR 5 */ | 
					
						
							|  |  |  | 		bar = idx - 2; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Some Titan cards are also a little weird | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | titan_400l_800l_setup(struct serial_private *priv, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 		      const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		      struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar, offset = board->first_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (idx) { | 
					
						
							|  |  |  | 	case 0: | 
					
						
							|  |  |  | 		bar = 1; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 1: | 
					
						
							|  |  |  | 		bar = 2; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		bar = 4; | 
					
						
							|  |  |  | 		offset = (idx - 2) * board->uart_offset; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_xircom_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	msleep(100); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | static int pci_ni8420_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 	unsigned int bar = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) { | 
					
						
							|  |  |  | 		moan_device("no memory in bar", dev); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	base = pci_resource_start(dev, bar); | 
					
						
							|  |  |  | 	len =  pci_resource_len(dev, bar); | 
					
						
							|  |  |  | 	p = ioremap_nocache(base, len); | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable CPU Interrupt */ | 
					
						
							|  |  |  | 	writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT, | 
					
						
							|  |  |  | 	       p + NI8420_INT_ENABLE_REG); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | #define MITE_IOWBSR1_WSIZE	0xa
 | 
					
						
							|  |  |  | #define MITE_IOWBSR1_WIN_OFFSET	0x800
 | 
					
						
							|  |  |  | #define MITE_IOWBSR1_WENAB	(1 << 7)
 | 
					
						
							|  |  |  | #define MITE_LCIMR1_IO_IE_0	(1 << 24)
 | 
					
						
							|  |  |  | #define MITE_LCIMR2_SET_CPU_IE	(1 << 31)
 | 
					
						
							|  |  |  | #define MITE_IOWCR1_RAMSEL_MASK	0xfffffffe
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int pci_ni8430_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 	u32 device_window; | 
					
						
							|  |  |  | 	unsigned int bar = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) { | 
					
						
							|  |  |  | 		moan_device("no memory in bar", dev); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	base = pci_resource_start(dev, bar); | 
					
						
							|  |  |  | 	len =  pci_resource_len(dev, bar); | 
					
						
							|  |  |  | 	p = ioremap_nocache(base, len); | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set device window address and size in BAR0 */ | 
					
						
							|  |  |  | 	device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00) | 
					
						
							|  |  |  | 	                | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE; | 
					
						
							|  |  |  | 	writel(device_window, p + MITE_IOWBSR1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set window access to go to RAMSEL IO address space */ | 
					
						
							|  |  |  | 	writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK), | 
					
						
							|  |  |  | 	       p + MITE_IOWCR1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable IO Bus Interrupt 0 */ | 
					
						
							|  |  |  | 	writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable CPU Interrupt */ | 
					
						
							|  |  |  | 	writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* UART Port Control Register */ | 
					
						
							|  |  |  | #define NI8430_PORTCON	0x0f
 | 
					
						
							|  |  |  | #define NI8430_PORTCON_TXVR_ENABLE	(1 << 3)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-04-06 17:35:42 +01:00
										 |  |  | pci_ni8430_setup(struct serial_private *priv, | 
					
						
							|  |  |  | 		 const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 		 struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void __iomem *p; | 
					
						
							|  |  |  | 	unsigned long base, len; | 
					
						
							|  |  |  | 	unsigned int bar, offset = board->first_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (idx >= board->num_ports) | 
					
						
							|  |  |  | 		return 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bar = FL_GET_BASE(board->flags); | 
					
						
							|  |  |  | 	offset += idx * board->uart_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	base = pci_resource_start(priv->dev, bar); | 
					
						
							|  |  |  | 	len =  pci_resource_len(priv->dev, bar); | 
					
						
							|  |  |  | 	p = ioremap_nocache(base, len); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* enable the transciever */ | 
					
						
							|  |  |  | 	writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE, | 
					
						
							|  |  |  | 	       p + offset + NI8430_PORTCON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	iounmap(p); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | static int pci_netmos_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* subdevice 0x00PS means <P> parallel, <S> serial */ | 
					
						
							|  |  |  | 	unsigned int num_serial = dev->subsystem_device & 0xf; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-12-21 16:26:45 -08:00
										 |  |  | 	if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) || | 
					
						
							|  |  |  | 		(dev->device == PCI_DEVICE_ID_NETMOS_9865)) | 
					
						
							| 
									
										
											  
											
												parport/serial: add support for NetMos 9901 Multi-IO card
Add support for the PCI-Express NetMos 9901 Multi-IO card.
0001:06:00.0 Serial controller [0700]: NetMos Technology Device [9710:9901] (prog-if 02 [16550])
        Subsystem: Device [a000:1000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin A routed to IRQ 65
        Region 0: I/O ports at 0030 [size=8]
        Region 1: Memory at 80105000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80104000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: serial
        Kernel modules: 8250_pci
0001:06:00.1 Serial controller [0700]: NetMos Technology Device [9710:9901] (prog-if 02 [16550])
        Subsystem: Device [a000:1000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin B routed to IRQ 65
        Region 0: I/O ports at 0020 [size=8]
        Region 1: Memory at 80103000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80102000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: serial
        Kernel modules: 8250_pci
0001:06:00.2 Parallel controller [0701]: NetMos Technology Device [9710:9901] (prog-if 03 [IEEE1284])
        Subsystem: Device [a000:2000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin C routed to IRQ 65
        Region 0: I/O ports at 0010 [size=8]
        Region 1: I/O ports at <unassigned>
        Region 2: Memory at 80101000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80100000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: parport_pc
        Kernel modules: parport_pc
[   16.760181] PCI parallel port detected: 416c:0100, I/O at 0x812010(0x0), IRQ 65
[   16.760225] parport0: PC-style at 0x812010, irq 65 [PCSPP,TRISTATE,EPP]
[   16.851842] serial 0001:06:00.0: enabling device (0004 -> 0007)
[   16.883776] 0001:06:00.0: ttyS0 at I/O 0x812030 (irq = 65) is a ST16650V2
[   16.893832] serial 0001:06:00.1: enabling device (0004 -> 0007)
[   16.926537] 0001:06:00.1: ttyS1 at I/O 0x812020 (irq = 65) is a ST16650V2
Signed-off-by: Michael Buesch <mb@bu3sch.de>
Cc: Alan Cox <alan@lxorguk.ukuu.org.uk>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
											
										 
											2009-06-30 11:41:21 -07:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2009-01-15 13:30:34 +00:00
										 |  |  | 	if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM && | 
					
						
							|  |  |  | 			dev->subsystem_device == 0x0299) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (num_serial == 0) | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 	return num_serial; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * These chips are available with optionally one parallel port and up to | 
					
						
							|  |  |  |  * two serial ports. Unfortunately they all have the same product id. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Basic configuration is done over a region of 32 I/O ports. The base | 
					
						
							|  |  |  |  * ioport is called INTA or INTC, depending on docs/other drivers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The region of the 32 I/O ports is configured in POSIO0R... | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* registers */ | 
					
						
							|  |  |  | #define ITE_887x_MISCR		0x9c
 | 
					
						
							|  |  |  | #define ITE_887x_INTCBAR	0x78
 | 
					
						
							|  |  |  | #define ITE_887x_UARTBAR	0x7c
 | 
					
						
							|  |  |  | #define ITE_887x_PS0BAR		0x10
 | 
					
						
							|  |  |  | #define ITE_887x_POSIO0		0x60
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* I/O space size */ | 
					
						
							|  |  |  | #define ITE_887x_IOSIZE		32
 | 
					
						
							|  |  |  | /* I/O space size (bits 26-24; 8 bytes = 011b) */ | 
					
						
							|  |  |  | #define ITE_887x_POSIO_IOSIZE_8		(3 << 24)
 | 
					
						
							|  |  |  | /* I/O space size (bits 26-24; 32 bytes = 101b) */ | 
					
						
							|  |  |  | #define ITE_887x_POSIO_IOSIZE_32	(5 << 24)
 | 
					
						
							|  |  |  | /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */ | 
					
						
							|  |  |  | #define ITE_887x_POSIO_SPEED		(3 << 29)
 | 
					
						
							|  |  |  | /* enable IO_Space bit */ | 
					
						
							|  |  |  | #define ITE_887x_POSIO_ENABLE		(1 << 31)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-30 23:56:31 -07:00
										 |  |  | static int pci_ite887x_init(struct pci_dev *dev) | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* inta_addr are the configuration addresses of the ITE */ | 
					
						
							|  |  |  | 	static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0, | 
					
						
							|  |  |  | 							0x200, 0x280, 0 }; | 
					
						
							|  |  |  | 	int ret, i, type; | 
					
						
							|  |  |  | 	struct resource *iobase = NULL; | 
					
						
							|  |  |  | 	u32 miscr, uartbar, ioport; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* search for the base-ioport */ | 
					
						
							|  |  |  | 	i = 0; | 
					
						
							|  |  |  | 	while (inta_addr[i] && iobase == NULL) { | 
					
						
							|  |  |  | 		iobase = request_region(inta_addr[i], ITE_887x_IOSIZE, | 
					
						
							|  |  |  | 								"ite887x"); | 
					
						
							|  |  |  | 		if (iobase != NULL) { | 
					
						
							|  |  |  | 			/* write POSIO0R - speed | size | ioport */ | 
					
						
							|  |  |  | 			pci_write_config_dword(dev, ITE_887x_POSIO0, | 
					
						
							|  |  |  | 				ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED | | 
					
						
							|  |  |  | 				ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]); | 
					
						
							|  |  |  | 			/* write INTCBAR - ioport */ | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 			pci_write_config_dword(dev, ITE_887x_INTCBAR, | 
					
						
							|  |  |  | 								inta_addr[i]); | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 			ret = inb(inta_addr[i]); | 
					
						
							|  |  |  | 			if (ret != 0xff) { | 
					
						
							|  |  |  | 				/* ioport connected */ | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			release_region(iobase->start, ITE_887x_IOSIZE); | 
					
						
							|  |  |  | 			iobase = NULL; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		i++; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!inta_addr[i]) { | 
					
						
							|  |  |  | 		printk(KERN_ERR "ite887x: could not find iobase\n"); | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* start of undocumented type checking (see parport_pc.c) */ | 
					
						
							|  |  |  | 	type = inb(iobase->start + 0x18) & 0x0f; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (type) { | 
					
						
							|  |  |  | 	case 0x2:	/* ITE8871 (1P) */ | 
					
						
							|  |  |  | 	case 0xa:	/* ITE8875 (1P) */ | 
					
						
							|  |  |  | 		ret = 0; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 0xe:	/* ITE8872 (2S1P) */ | 
					
						
							|  |  |  | 		ret = 2; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 0x6:	/* ITE8873 (1S) */ | 
					
						
							|  |  |  | 		ret = 1; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case 0x8:	/* ITE8874 (2S) */ | 
					
						
							|  |  |  | 		ret = 2; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		moan_device("Unknown ITE887x", dev); | 
					
						
							|  |  |  | 		ret = -ENODEV; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* configure all serial ports */ | 
					
						
							|  |  |  | 	for (i = 0; i < ret; i++) { | 
					
						
							|  |  |  | 		/* read the I/O port from the device */ | 
					
						
							|  |  |  | 		pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)), | 
					
						
							|  |  |  | 								&ioport); | 
					
						
							|  |  |  | 		ioport &= 0x0000FF00;	/* the actual base address */ | 
					
						
							|  |  |  | 		pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)), | 
					
						
							|  |  |  | 			ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED | | 
					
						
							|  |  |  | 			ITE_887x_POSIO_IOSIZE_8 | ioport); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* write the ioport to the UARTBAR */ | 
					
						
							|  |  |  | 		pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar); | 
					
						
							|  |  |  | 		uartbar &= ~(0xffff << (16 * i));	/* clear half the reg */ | 
					
						
							|  |  |  | 		uartbar |= (ioport << (16 * i));	/* set the ioport */ | 
					
						
							|  |  |  | 		pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* get current config */ | 
					
						
							|  |  |  | 		pci_read_config_dword(dev, ITE_887x_MISCR, &miscr); | 
					
						
							|  |  |  | 		/* disable interrupts (UARTx_Routing[3:0]) */ | 
					
						
							|  |  |  | 		miscr &= ~(0xf << (12 - 4 * i)); | 
					
						
							|  |  |  | 		/* activate the UART (UARTx_En) */ | 
					
						
							|  |  |  | 		miscr |= 1 << (23 - i); | 
					
						
							|  |  |  | 		/* write new config with activated UART */ | 
					
						
							|  |  |  | 		pci_write_config_dword(dev, ITE_887x_MISCR, miscr); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (ret <= 0) { | 
					
						
							|  |  |  | 		/* the device has no UARTs if we get here */ | 
					
						
							|  |  |  | 		release_region(iobase->start, ITE_887x_IOSIZE); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __devexit pci_ite887x_exit(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 ioport; | 
					
						
							|  |  |  | 	/* the ioport is bit 0-15 in POSIO0R */ | 
					
						
							|  |  |  | 	pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport); | 
					
						
							|  |  |  | 	ioport &= 0xffff; | 
					
						
							|  |  |  | 	release_region(ioport, ITE_887x_IOSIZE); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:20 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Oxford Semiconductor Inc. | 
					
						
							|  |  |  |  * Check that device is part of the Tornado range of devices, then determine | 
					
						
							|  |  |  |  * the number of ports available on the device. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int pci_oxsemi_tornado_init(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u8 __iomem *p; | 
					
						
							|  |  |  | 	unsigned long deviceID; | 
					
						
							|  |  |  | 	unsigned int  number_uarts = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* OxSemi Tornado devices are all 0xCxxx */ | 
					
						
							|  |  |  | 	if (dev->vendor == PCI_VENDOR_ID_OXSEMI && | 
					
						
							|  |  |  | 	    (dev->device & 0xF000) != 0xC000) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	p = pci_iomap(dev, 0, 5); | 
					
						
							|  |  |  | 	if (p == NULL) | 
					
						
							|  |  |  | 		return -ENOMEM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	deviceID = ioread32(p); | 
					
						
							|  |  |  | 	/* Tornado device */ | 
					
						
							|  |  |  | 	if (deviceID == 0x07000200) { | 
					
						
							|  |  |  | 		number_uarts = ioread8(p + 4); | 
					
						
							|  |  |  | 		printk(KERN_DEBUG | 
					
						
							|  |  |  | 			"%d ports detected on Oxford PCI Express device\n", | 
					
						
							|  |  |  | 								number_uarts); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	pci_iounmap(dev, p); | 
					
						
							|  |  |  | 	return number_uarts; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | static int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | pci_default_setup(struct serial_private *priv, | 
					
						
							|  |  |  | 		  const struct pciserial_board *board, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		  struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int bar, offset = board->first_offset, maxnr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	bar = FL_GET_BASE(board->flags); | 
					
						
							|  |  |  | 	if (board->flags & FL_BASE_BARS) | 
					
						
							|  |  |  | 		bar += idx; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		offset += idx * board->uart_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-06-12 17:07:52 -07:00
										 |  |  | 	maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >> | 
					
						
							|  |  |  | 		(board->reg_shift + 3); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr) | 
					
						
							|  |  |  | 		return 1; | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	return setup_port(priv, port, bar, offset, board->reg_shift); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
											  
											
												8250: fix boot hang with serial console when using with Serial Over Lan port
Intel 8257x Ethernet boards have a feature called Serial Over Lan.
This feature works by emulating a serial port, and it is detected by
kernel as a normal 8250 port.  However, this emulation is not perfect, as
also noticed on changeset 7500b1f602aad75901774a67a687ee985d85893f.
Before this patch, the kernel were trying to check if the serial TX is
capable of work using IRQ's.
This were done with a code similar this:
        serial_outp(up, UART_IER, UART_IER_THRI);
        lsr = serial_in(up, UART_LSR);
        iir = serial_in(up, UART_IIR);
        serial_outp(up, UART_IER, 0);
        if (lsr & UART_LSR_TEMT && iir & UART_IIR_NO_INT)
		up->bugs |= UART_BUG_TXEN;
This works fine for other 8250 ports, but, on 8250-emulated SoL port, the
chip is a little lazy to down UART_IIR_NO_INT at UART_IIR register.
Due to that, UART_BUG_TXEN is sometimes enabled.  However, as TX IRQ keeps
working, and the TX polling is now enabled, the driver miss-interprets the
IRQ received later, hanging up the machine until a key is pressed at the
serial console.
This is the 6 version of this patch.  Previous versions were trying to
introduce a large enough delay between serial_outp and serial_in(up,
UART_IIR), but not taking forever.  However, the needed delay couldn't be
safely determined.
At the experimental tests, a delay of 1us solves most of the cases, but
still hangs sometimes.  Increasing the delay to 5us was better, but still
doesn't solve.  A very high delay of 50 ms seemed to work every time.
However, poking around with delays and pray for it to be enough doesn't
seem to be a good approach, even for a quirk.
So, instead of playing with random large arbitrary delays, let's just
disable UART_BUG_TXEN for all SoL ports.
[akpm@linux-foundation.org: fix warnings]
Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
Cc: Alan Cox <alan@lxorguk.ukuu.org.uk>
Cc: <stable@kernel.org>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
											
										 
											2009-02-20 15:38:52 -08:00
										 |  |  | static int skip_tx_en_setup(struct serial_private *priv, | 
					
						
							|  |  |  | 			const struct pciserial_board *board, | 
					
						
							|  |  |  | 			struct uart_port *port, int idx) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	port->flags |= UPF_NO_TXEN_TEST; | 
					
						
							|  |  |  | 	printk(KERN_DEBUG "serial8250: skipping TxEn test for device " | 
					
						
							|  |  |  | 			  "[%04x:%04x] subsystem [%04x:%04x]\n", | 
					
						
							|  |  |  | 			  priv->dev->vendor, | 
					
						
							|  |  |  | 			  priv->dev->device, | 
					
						
							|  |  |  | 			  priv->dev->subsystem_vendor, | 
					
						
							|  |  |  | 			  priv->dev->subsystem_device); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return pci_default_setup(priv, board, port, idx); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /* This should be in linux/pci_ids.h */ | 
					
						
							|  |  |  | #define PCI_VENDOR_ID_SBSMODULARIO	0x124B
 | 
					
						
							|  |  |  | #define PCI_SUBVENDOR_ID_SBSMODULARIO	0x124B
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_OCTPRO		0x0001
 | 
					
						
							|  |  |  | #define PCI_SUBDEVICE_ID_OCTPRO232	0x0108
 | 
					
						
							|  |  |  | #define PCI_SUBDEVICE_ID_OCTPRO422	0x0208
 | 
					
						
							|  |  |  | #define PCI_SUBDEVICE_ID_POCTAL232	0x0308
 | 
					
						
							|  |  |  | #define PCI_SUBDEVICE_ID_POCTAL422	0x0408
 | 
					
						
							| 
									
										
										
										
											2009-01-27 11:51:16 +00:00
										 |  |  | #define PCI_VENDOR_ID_ADVANTECH		0x13fe
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_ADVANTECH_PCI3620	0x3620
 | 
					
						
							| 
									
										
										
											
												serial: add support for various Titan PCI cards
serial: add support for various Titan PCI cards
Models: 200I, 400I, 800I, 400EH, 800EH, 800EHB,
        100E, 200E, 400E, 800E, 200EI, 200EISI
Signed-off-by: Yegor Yefremov <yegorslists@googlemail.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
											
										 
											2010-06-04 09:58:18 +02:00
										 |  |  | #define PCI_DEVICE_ID_TITAN_200I	0x8028
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_400I	0x8048
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_800I	0x8088
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_800EH	0xA007
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_800EHB	0xA008
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_400EH	0xA009
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_100E	0xA010
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_200E	0xA012
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_400E	0xA013
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_800E	0xA014
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_200EI	0xA016
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TITAN_200EISI	0xA017
 | 
					
						
							| 
									
										
										
										
											2010-07-26 10:02:26 +04:00
										 |  |  | #define PCI_DEVICE_ID_OXSEMI_16PCI958	0x9538
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-23 21:29:46 -07:00
										 |  |  | /* Unknown vendors/cards - this should not be in linux/pci_ids.h */ | 
					
						
							|  |  |  | #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584	0x1584
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Master list of serial port init/setup/exit quirks. | 
					
						
							|  |  |  |  * This does not describe the general nature of the port. | 
					
						
							|  |  |  |  * (ie, baud base, number and location of ports, etc) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This list is ordered alphabetically by vendor then device. | 
					
						
							|  |  |  |  * Specific entries must come before more generic entries. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2008-04-28 02:14:02 -07:00
										 |  |  | static struct pci_serial_quirk pci_serial_quirks[] __refdata = { | 
					
						
							| 
									
										
										
										
											2008-02-04 22:27:49 -08:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	* ADDI-DATA GmbH communication cards <info@addi-data.com> | 
					
						
							|  |  |  | 	*/ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor         = PCI_VENDOR_ID_ADDIDATA_OLD, | 
					
						
							|  |  |  | 		.device         = PCI_DEVICE_ID_ADDIDATA_APCI7800, | 
					
						
							|  |  |  | 		.subvendor      = PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice      = PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup          = addidata_apci7800_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | 	 * AFAVLAB cards - these may be called via parport_serial | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	 *  It is not clear whether this applies to all products. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_AFAVLAB, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= afavlab_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * HP Diva | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_HP, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_HP_DIVA, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_hp_diva_init, | 
					
						
							|  |  |  | 		.setup		= pci_hp_diva_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Intel | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_INTEL, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_INTEL_80960_RP, | 
					
						
							|  |  |  | 		.subvendor	= 0xe4bf, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_inteli960ni_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
											  
											
												8250: fix boot hang with serial console when using with Serial Over Lan port
Intel 8257x Ethernet boards have a feature called Serial Over Lan.
This feature works by emulating a serial port, and it is detected by
kernel as a normal 8250 port.  However, this emulation is not perfect, as
also noticed on changeset 7500b1f602aad75901774a67a687ee985d85893f.
Before this patch, the kernel were trying to check if the serial TX is
capable of work using IRQ's.
This were done with a code similar this:
        serial_outp(up, UART_IER, UART_IER_THRI);
        lsr = serial_in(up, UART_LSR);
        iir = serial_in(up, UART_IIR);
        serial_outp(up, UART_IER, 0);
        if (lsr & UART_LSR_TEMT && iir & UART_IIR_NO_INT)
		up->bugs |= UART_BUG_TXEN;
This works fine for other 8250 ports, but, on 8250-emulated SoL port, the
chip is a little lazy to down UART_IIR_NO_INT at UART_IIR register.
Due to that, UART_BUG_TXEN is sometimes enabled.  However, as TX IRQ keeps
working, and the TX polling is now enabled, the driver miss-interprets the
IRQ received later, hanging up the machine until a key is pressed at the
serial console.
This is the 6 version of this patch.  Previous versions were trying to
introduce a large enough delay between serial_outp and serial_in(up,
UART_IIR), but not taking forever.  However, the needed delay couldn't be
safely determined.
At the experimental tests, a delay of 1us solves most of the cases, but
still hangs sometimes.  Increasing the delay to 5us was better, but still
doesn't solve.  A very high delay of 50 ms seemed to work every time.
However, poking around with delays and pray for it to be enough doesn't
seem to be a good approach, even for a quirk.
So, instead of playing with random large arbitrary delays, let's just
disable UART_BUG_TXEN for all SoL ports.
[akpm@linux-foundation.org: fix warnings]
Signed-off-by: Mauro Carvalho Chehab <mchehab@redhat.com>
Cc: Alan Cox <alan@lxorguk.ukuu.org.uk>
Cc: <stable@kernel.org>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
											
										 
											2009-02-20 15:38:52 -08:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_INTEL, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_INTEL_8257X_SOL, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= skip_tx_en_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_INTEL, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_INTEL_82573L_SOL, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= skip_tx_en_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_INTEL, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_INTEL_82573E_SOL, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= skip_tx_en_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * ITE | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_ITE, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_ITE_8872, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ite887x_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ite887x_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * National Instruments | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI23216, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI2328, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI2324, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI2322, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI2324I, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PCI2322I, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8420_23216, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8420_2328, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8420_2324, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8420_2322, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8422_2324, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_NI_PXI8422_2322, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8420_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8420_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NI, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_ni8430_init, | 
					
						
							|  |  |  | 		.setup		= pci_ni8430_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_ni8430_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Panacom | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PANACOM, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PANACOM_QUADMODEM, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PANACOM, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PANACOM_DUALMODEM, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * PLX | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2007-02-10 01:46:05 -08:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PLX_9030, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_PERLE, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-10-24 22:11:57 +01:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_EXSYS, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_EXSYS_4055, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_KEYSPAN, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_KEYSPAN_SX2, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2008-07-23 21:29:46 -07:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		.subvendor	= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_UNKNOWN_0x1584, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_PLX_ROMULUS, | 
					
						
							|  |  |  | 		.subvendor	= PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		.subdevice	= PCI_DEVICE_ID_PLX_ROMULUS, | 
					
						
							|  |  |  | 		.init		= pci_plx9050_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(pci_plx9050_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * SBS Technologies, Inc., PMC-OCTALPRO 232 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_OCTPRO232, | 
					
						
							|  |  |  | 		.init		= sbs_init, | 
					
						
							|  |  |  | 		.setup		= sbs_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(sbs_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * SBS Technologies, Inc., PMC-OCTALPRO 422 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_OCTPRO422, | 
					
						
							|  |  |  | 		.init		= sbs_init, | 
					
						
							|  |  |  | 		.setup		= sbs_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(sbs_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * SBS Technologies, Inc., P-Octal 232 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_POCTAL232, | 
					
						
							|  |  |  | 		.init		= sbs_init, | 
					
						
							|  |  |  | 		.setup		= sbs_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(sbs_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * SBS Technologies, Inc., P-Octal 422 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		.subvendor	= PCI_SUBVENDOR_ID_SBSMODULARIO, | 
					
						
							|  |  |  | 		.subdevice	= PCI_SUBDEVICE_ID_POCTAL422, | 
					
						
							|  |  |  | 		.init		= sbs_init, | 
					
						
							|  |  |  | 		.setup		= sbs_setup, | 
					
						
							|  |  |  | 		.exit		= __devexit_p(sbs_exit), | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | 	 * SIIG cards - these may be called via parport_serial | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_SIIG, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:33:03 +01:00
										 |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:33:03 +01:00
										 |  |  | 		.init		= pci_siig_init, | 
					
						
							| 
									
										
										
										
											2006-02-02 20:15:09 +00:00
										 |  |  | 		.setup		= pci_siig_setup, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Titan cards | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_TITAN, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_TITAN_400L, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= titan_400l_800l_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_TITAN, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_TITAN_800L, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= titan_400l_800l_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Timedia cards | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_TIMEDIA, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_TIMEDIA_1889, | 
					
						
							|  |  |  | 		.subvendor	= PCI_VENDOR_ID_TIMEDIA, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_timedia_init, | 
					
						
							|  |  |  | 		.setup		= pci_timedia_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_TIMEDIA, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= pci_timedia_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Xircom cards | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_XIRCOM, | 
					
						
							|  |  |  | 		.device		= PCI_DEVICE_ID_XIRCOM_X3201_MDM, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_xircom_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2006-07-03 15:22:35 +01:00
										 |  |  | 	 * Netmos cards - these may be called via parport_serial | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_NETMOS, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_netmos_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:20 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * For Oxford Semiconductor and Mainpine | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_OXSEMI, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_oxsemi_tornado_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_VENDOR_ID_MAINPINE, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.init		= pci_oxsemi_tornado_init, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Default "match everything" terminator entry | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{ | 
					
						
							|  |  |  | 		.vendor		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.device		= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subvendor	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.subdevice	= PCI_ANY_ID, | 
					
						
							|  |  |  | 		.setup		= pci_default_setup, | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static inline int quirk_id_matches(u32 quirk_id, u32 dev_id) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return quirk_id == PCI_ANY_ID || quirk_id == dev_id; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct pci_serial_quirk *find_quirk(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct pci_serial_quirk *quirk; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (quirk = pci_serial_quirks; ; quirk++) | 
					
						
							|  |  |  | 		if (quirk_id_matches(quirk->vendor, dev->vendor) && | 
					
						
							|  |  |  | 		    quirk_id_matches(quirk->device, dev->device) && | 
					
						
							|  |  |  | 		    quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) && | 
					
						
							|  |  |  | 		    quirk_id_matches(quirk->subdevice, dev->subsystem_device)) | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	return quirk; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-05 10:55:26 +00:00
										 |  |  | static inline int get_pci_irq(struct pci_dev *dev, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 				const struct pciserial_board *board) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	if (board->flags & FL_NOIRQ) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		return dev->irq; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * This is the configuration table for all of the PCI serial boards | 
					
						
							|  |  |  |  * which we support.  It is directly indexed by the pci_board_num_t enum | 
					
						
							|  |  |  |  * value, which is encoded in the pci_device_id PCI probe table's | 
					
						
							|  |  |  |  * driver_data member. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The makeup of these names are: | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  |  *  pbn_bn{_bt}_n_baud{_offsetinhex} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  |  *  bn		= PCI BAR number | 
					
						
							|  |  |  |  *  bt		= Index using PCI BARs | 
					
						
							|  |  |  |  *  n		= number of serial ports | 
					
						
							|  |  |  |  *  baud	= baud rate | 
					
						
							|  |  |  |  *  offsetinhex	= offset for each sequential port (in hex) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  |  * This table is sorted by (in order): bn, bt, baud, offsetindex, n. | 
					
						
							| 
									
										
										
										
											2005-05-06 10:19:09 +01:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * Please note: in theory if n = 1, _bt infix should make no difference. | 
					
						
							|  |  |  |  * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | enum pci_board_num_t { | 
					
						
							|  |  |  | 	pbn_default = 0, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b0_1_115200, | 
					
						
							|  |  |  | 	pbn_b0_2_115200, | 
					
						
							|  |  |  | 	pbn_b0_4_115200, | 
					
						
							|  |  |  | 	pbn_b0_5_115200, | 
					
						
							| 
									
										
										
										
											2007-10-16 01:24:00 -07:00
										 |  |  | 	pbn_b0_8_115200, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b0_1_921600, | 
					
						
							|  |  |  | 	pbn_b0_2_921600, | 
					
						
							|  |  |  | 	pbn_b0_4_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:43:55 -07:00
										 |  |  | 	pbn_b0_2_1130000, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-18 11:38:09 +01:00
										 |  |  | 	pbn_b0_4_1152000, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	pbn_b0_2_1843200, | 
					
						
							|  |  |  | 	pbn_b0_4_1843200, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b0_2_1843200_200, | 
					
						
							|  |  |  | 	pbn_b0_4_1843200_200, | 
					
						
							|  |  |  | 	pbn_b0_8_1843200_200, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-21 13:48:58 +01:00
										 |  |  | 	pbn_b0_1_4000000, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b0_bt_1_115200, | 
					
						
							|  |  |  | 	pbn_b0_bt_2_115200, | 
					
						
							| 
									
										
										
										
											2009-12-21 16:26:45 -08:00
										 |  |  | 	pbn_b0_bt_4_115200, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b0_bt_8_115200, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b0_bt_1_460800, | 
					
						
							|  |  |  | 	pbn_b0_bt_2_460800, | 
					
						
							|  |  |  | 	pbn_b0_bt_4_460800, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b0_bt_1_921600, | 
					
						
							|  |  |  | 	pbn_b0_bt_2_921600, | 
					
						
							|  |  |  | 	pbn_b0_bt_4_921600, | 
					
						
							|  |  |  | 	pbn_b0_bt_8_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b1_1_115200, | 
					
						
							|  |  |  | 	pbn_b1_2_115200, | 
					
						
							|  |  |  | 	pbn_b1_4_115200, | 
					
						
							|  |  |  | 	pbn_b1_8_115200, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	pbn_b1_16_115200, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b1_1_921600, | 
					
						
							|  |  |  | 	pbn_b1_2_921600, | 
					
						
							|  |  |  | 	pbn_b1_4_921600, | 
					
						
							|  |  |  | 	pbn_b1_8_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	pbn_b1_2_1250000, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 	pbn_b1_bt_1_115200, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	pbn_b1_bt_2_115200, | 
					
						
							|  |  |  | 	pbn_b1_bt_4_115200, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b1_bt_2_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b1_1_1382400, | 
					
						
							|  |  |  | 	pbn_b1_2_1382400, | 
					
						
							|  |  |  | 	pbn_b1_4_1382400, | 
					
						
							|  |  |  | 	pbn_b1_8_1382400, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b2_1_115200, | 
					
						
							| 
									
										
										
										
											2006-08-26 09:07:36 +01:00
										 |  |  | 	pbn_b2_2_115200, | 
					
						
							| 
									
										
										
										
											2007-02-10 01:46:05 -08:00
										 |  |  | 	pbn_b2_4_115200, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b2_8_115200, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b2_1_460800, | 
					
						
							|  |  |  | 	pbn_b2_4_460800, | 
					
						
							|  |  |  | 	pbn_b2_8_460800, | 
					
						
							|  |  |  | 	pbn_b2_16_460800, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b2_1_921600, | 
					
						
							|  |  |  | 	pbn_b2_4_921600, | 
					
						
							|  |  |  | 	pbn_b2_8_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-07-26 10:02:26 +04:00
										 |  |  | 	pbn_b2_8_1152000, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b2_bt_1_115200, | 
					
						
							|  |  |  | 	pbn_b2_bt_2_115200, | 
					
						
							|  |  |  | 	pbn_b2_bt_4_115200, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pbn_b2_bt_2_921600, | 
					
						
							|  |  |  | 	pbn_b2_bt_4_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-18 11:47:33 +00:00
										 |  |  | 	pbn_b3_2_115200, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_b3_4_115200, | 
					
						
							|  |  |  | 	pbn_b3_8_115200, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
											
												serial: add support for various Titan PCI cards
serial: add support for various Titan PCI cards
Models: 200I, 400I, 800I, 400EH, 800EH, 800EHB,
        100E, 200E, 400E, 800E, 200EI, 200EISI
Signed-off-by: Yegor Yefremov <yegorslists@googlemail.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
											
										 
											2010-06-04 09:58:18 +02:00
										 |  |  | 	pbn_b4_bt_2_921600, | 
					
						
							|  |  |  | 	pbn_b4_bt_4_921600, | 
					
						
							|  |  |  | 	pbn_b4_bt_8_921600, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Board-specific versions. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	pbn_panacom, | 
					
						
							|  |  |  | 	pbn_panacom2, | 
					
						
							|  |  |  | 	pbn_panacom4, | 
					
						
							| 
									
										
										
										
											2005-10-24 22:11:57 +01:00
										 |  |  | 	pbn_exsys_4055, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_plx_romulus, | 
					
						
							|  |  |  | 	pbn_oxsemi, | 
					
						
							| 
									
										
										
										
											2008-10-21 13:48:58 +01:00
										 |  |  | 	pbn_oxsemi_1_4000000, | 
					
						
							|  |  |  | 	pbn_oxsemi_2_4000000, | 
					
						
							|  |  |  | 	pbn_oxsemi_4_4000000, | 
					
						
							|  |  |  | 	pbn_oxsemi_8_4000000, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	pbn_intel_i960, | 
					
						
							|  |  |  | 	pbn_sgi_ioc3, | 
					
						
							|  |  |  | 	pbn_computone_4, | 
					
						
							|  |  |  | 	pbn_computone_6, | 
					
						
							|  |  |  | 	pbn_computone_8, | 
					
						
							|  |  |  | 	pbn_sbsxrsio, | 
					
						
							|  |  |  | 	pbn_exar_XR17C152, | 
					
						
							|  |  |  | 	pbn_exar_XR17C154, | 
					
						
							|  |  |  | 	pbn_exar_XR17C158, | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:05 -07:00
										 |  |  | 	pbn_exar_ibm_saturn, | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:55 -07:00
										 |  |  | 	pbn_pasemi_1682M, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	pbn_ni8430_2, | 
					
						
							|  |  |  | 	pbn_ni8430_4, | 
					
						
							|  |  |  | 	pbn_ni8430_8, | 
					
						
							|  |  |  | 	pbn_ni8430_16, | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:04 -07:00
										 |  |  | 	pbn_ADDIDATA_PCIe_1_3906250, | 
					
						
							|  |  |  | 	pbn_ADDIDATA_PCIe_2_3906250, | 
					
						
							|  |  |  | 	pbn_ADDIDATA_PCIe_4_3906250, | 
					
						
							|  |  |  | 	pbn_ADDIDATA_PCIe_8_3906250, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * uart_offset - the space between channels | 
					
						
							|  |  |  |  * reg_shift   - describes how the UART registers are mapped | 
					
						
							|  |  |  |  *               to PCI memory by the card. | 
					
						
							|  |  |  |  * For example IER register on SBS, Inc. PMC-OctPro is located at | 
					
						
							|  |  |  |  * offset 0x10 from the UART base, while UART_IER is defined as 1 | 
					
						
							|  |  |  |  * in include/linux/serial_reg.h, | 
					
						
							|  |  |  |  * see first lines of serial_in() and serial_out() in 8250.c | 
					
						
							|  |  |  | */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:31:19 +01:00
										 |  |  | static struct pciserial_board pci_boards[] __devinitdata = { | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_default] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_5_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 5, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2007-10-16 01:24:00 -07:00
										 |  |  | 	[pbn_b0_8_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b0_1_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:43:55 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b0_2_1130000] = { | 
					
						
							|  |  |  | 		.flags          = FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports      = 2, | 
					
						
							|  |  |  | 		.base_baud      = 1130000, | 
					
						
							|  |  |  | 		.uart_offset    = 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-18 11:38:09 +01:00
										 |  |  | 	[pbn_b0_4_1152000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 1152000, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	[pbn_b0_2_1843200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 1843200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_4_1843200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 1843200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b0_2_1843200_200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 1843200, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_4_1843200_200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 1843200, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_8_1843200_200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 1843200, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2008-10-21 13:48:58 +01:00
										 |  |  | 	[pbn_b0_1_4000000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 4000000, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b0_bt_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-12-21 16:26:45 -08:00
										 |  |  | 	[pbn_b0_bt_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b0_bt_8_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b0_bt_1_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_2_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_4_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b0_bt_1_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b0_bt_8_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b1_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_8_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	[pbn_b1_16_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 16, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b1_1_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_8_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	[pbn_b1_2_1250000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 1250000, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 	[pbn_b1_bt_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	[pbn_b1_bt_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_bt_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b1_bt_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b1_1_1382400] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 1382400, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_2_1382400] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 1382400, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_4_1382400] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 1382400, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b1_8_1382400] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE1, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 1382400, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b2_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2006-08-26 09:07:36 +01:00
										 |  |  | 	[pbn_b2_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2007-02-10 01:46:05 -08:00
										 |  |  | 	[pbn_b2_4_115200] = { | 
					
						
							|  |  |  | 		.flags          = FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports      = 4, | 
					
						
							|  |  |  | 		.base_baud      = 115200, | 
					
						
							|  |  |  | 		.uart_offset    = 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b2_8_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b2_1_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_4_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_8_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_16_460800] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 16, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b2_1_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_8_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-07-26 10:02:26 +04:00
										 |  |  | 	[pbn_b2_8_1152000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 1152000, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b2_bt_1_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_bt_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_bt_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	[pbn_b2_bt_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b2_bt_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-18 11:47:33 +00:00
										 |  |  | 	[pbn_b3_2_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE3, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	[pbn_b3_4_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE3, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b3_8_115200] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE3, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
											
												serial: add support for various Titan PCI cards
serial: add support for various Titan PCI cards
Models: 200I, 400I, 800I, 400EH, 800EH, 800EHB,
        100E, 200E, 400E, 800E, 200EI, 200EISI
Signed-off-by: Yegor Yefremov <yegorslists@googlemail.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
											
										 
											2010-06-04 09:58:18 +02:00
										 |  |  | 	[pbn_b4_bt_2_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE4, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b4_bt_4_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE4, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_b4_bt_8_921600] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE4, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Entries following this are board-specific. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Panacom - IOMEM | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_panacom] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x400, | 
					
						
							|  |  |  | 		.reg_shift	= 7, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_panacom2] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x400, | 
					
						
							|  |  |  | 		.reg_shift	= 7, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_panacom4] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2|FL_BASE_BARS, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x400, | 
					
						
							|  |  |  | 		.reg_shift	= 7, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-10-24 22:11:57 +01:00
										 |  |  | 	[pbn_exsys_4055] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* I think this entry is broken - the first_offset looks wrong --rmk */ | 
					
						
							|  |  |  | 	[pbn_plx_romulus] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE2, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8 << 2, | 
					
						
							|  |  |  | 		.reg_shift	= 2, | 
					
						
							|  |  |  | 		.first_offset	= 0x03, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * This board uses the size of PCI Base region 0 to | 
					
						
							|  |  |  | 	 * signal now many ports are available | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_oxsemi] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_REGION_SZ_CAP, | 
					
						
							|  |  |  | 		.num_ports	= 32, | 
					
						
							|  |  |  | 		.base_baud	= 115200, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2008-10-21 13:48:58 +01:00
										 |  |  | 	[pbn_oxsemi_1_4000000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 4000000, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_oxsemi_2_4000000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 4000000, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_oxsemi_4_4000000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 4000000, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_oxsemi_8_4000000] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 4000000, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * EKF addition for i960 Boards form EKF with serial port. | 
					
						
							|  |  |  | 	 * Max 256 ports. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_intel_i960] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 32, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 8 << 2, | 
					
						
							|  |  |  | 		.reg_shift	= 2, | 
					
						
							|  |  |  | 		.first_offset	= 0x10000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_sgi_ioc3] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0|FL_NOIRQ, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 458333, | 
					
						
							|  |  |  | 		.uart_offset	= 8, | 
					
						
							|  |  |  | 		.reg_shift	= 0, | 
					
						
							|  |  |  | 		.first_offset	= 0x20178, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Computone - uses IOMEM. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_computone_4] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x40, | 
					
						
							|  |  |  | 		.reg_shift	= 2, | 
					
						
							|  |  |  | 		.first_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_computone_6] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 6, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x40, | 
					
						
							|  |  |  | 		.reg_shift	= 2, | 
					
						
							|  |  |  | 		.first_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_computone_8] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x40, | 
					
						
							|  |  |  | 		.reg_shift	= 2, | 
					
						
							|  |  |  | 		.first_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_sbsxrsio] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 460800, | 
					
						
							|  |  |  | 		.uart_offset	= 256, | 
					
						
							|  |  |  | 		.reg_shift	= 4, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART | 
					
						
							|  |  |  | 	 *  Only basic 16550A support. | 
					
						
							|  |  |  | 	 *  XR17C15[24] are not tested, but they should work. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_exar_XR17C152] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_exar_XR17C154] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_exar_XR17C158] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:05 -07:00
										 |  |  | 	[pbn_exar_ibm_saturn] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 921600, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:55 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * PA Semi PWRficient PA6T-1682M on-chip UART | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_pasemi_1682M] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 8333333, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * National Instruments 843x | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_ni8430_16] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 16, | 
					
						
							|  |  |  | 		.base_baud	= 3686400, | 
					
						
							|  |  |  | 		.uart_offset	= 0x10, | 
					
						
							|  |  |  | 		.first_offset	= 0x800, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ni8430_8] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 3686400, | 
					
						
							|  |  |  | 		.uart_offset	= 0x10, | 
					
						
							|  |  |  | 		.first_offset	= 0x800, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ni8430_4] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 3686400, | 
					
						
							|  |  |  | 		.uart_offset	= 0x10, | 
					
						
							|  |  |  | 		.first_offset	= 0x800, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ni8430_2] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 3686400, | 
					
						
							|  |  |  | 		.uart_offset	= 0x10, | 
					
						
							|  |  |  | 		.first_offset	= 0x800, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:04 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com> | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	[pbn_ADDIDATA_PCIe_1_3906250] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 1, | 
					
						
							|  |  |  | 		.base_baud	= 3906250, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ADDIDATA_PCIe_2_3906250] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 2, | 
					
						
							|  |  |  | 		.base_baud	= 3906250, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ADDIDATA_PCIe_4_3906250] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 4, | 
					
						
							|  |  |  | 		.base_baud	= 3906250, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							|  |  |  | 	[pbn_ADDIDATA_PCIe_8_3906250] = { | 
					
						
							|  |  |  | 		.flags		= FL_BASE0, | 
					
						
							|  |  |  | 		.num_ports	= 8, | 
					
						
							|  |  |  | 		.base_baud	= 3906250, | 
					
						
							|  |  |  | 		.uart_offset	= 0x200, | 
					
						
							|  |  |  | 		.first_offset	= 0x1000, | 
					
						
							|  |  |  | 	}, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:19 -07:00
										 |  |  | static const struct pci_device_id softmodem_blacklist[] = { | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	{ PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */ | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:19 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Given a complete unknown PCI device, try to use some heuristics to | 
					
						
							|  |  |  |  * guess what the configuration might be, based on the pitiful PCI | 
					
						
							|  |  |  |  * serial specs.  Returns 0 on success, 1 on failure. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int __devinit | 
					
						
							| 
									
										
										
										
											2005-07-27 11:31:19 +01:00
										 |  |  | serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:19 -07:00
										 |  |  | 	const struct pci_device_id *blacklist; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	int num_iomem, num_port, first_port = -1, i; | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If it is not a communications device or the programming | 
					
						
							|  |  |  | 	 * interface is greater than 6, give up. | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * (Should we try to make guesses for multiport serial devices | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	 * later?) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	 */ | 
					
						
							|  |  |  | 	if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) && | 
					
						
							|  |  |  | 	     ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) || | 
					
						
							|  |  |  | 	    (dev->class & 0xff) > 6) | 
					
						
							|  |  |  | 		return -ENODEV; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:19 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Do not access blacklisted devices that are known not to | 
					
						
							|  |  |  | 	 * feature serial ports. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (blacklist = softmodem_blacklist; | 
					
						
							|  |  |  | 	     blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist); | 
					
						
							|  |  |  | 	     blacklist++) { | 
					
						
							|  |  |  | 		if (dev->vendor == blacklist->vendor && | 
					
						
							|  |  |  | 		    dev->device == blacklist->device) | 
					
						
							|  |  |  | 			return -ENODEV; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	num_iomem = num_port = 0; | 
					
						
							|  |  |  | 	for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) { | 
					
						
							|  |  |  | 		if (pci_resource_flags(dev, i) & IORESOURCE_IO) { | 
					
						
							|  |  |  | 			num_port++; | 
					
						
							|  |  |  | 			if (first_port == -1) | 
					
						
							|  |  |  | 				first_port = i; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		if (pci_resource_flags(dev, i) & IORESOURCE_MEM) | 
					
						
							|  |  |  | 			num_iomem++; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If there is 1 or 0 iomem regions, and exactly one port, | 
					
						
							|  |  |  | 	 * use it.  We guess the number of ports based on the IO | 
					
						
							|  |  |  | 	 * region size. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (num_iomem <= 1 && num_port == 1) { | 
					
						
							|  |  |  | 		board->flags = first_port; | 
					
						
							|  |  |  | 		board->num_ports = pci_resource_len(dev, first_port) / 8; | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Now guess if we've got a board which indexes by BARs. | 
					
						
							|  |  |  | 	 * Each IO BAR should be 8 bytes, and they should follow | 
					
						
							|  |  |  | 	 * consecutively. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	first_port = -1; | 
					
						
							|  |  |  | 	num_port = 0; | 
					
						
							|  |  |  | 	for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) { | 
					
						
							|  |  |  | 		if (pci_resource_flags(dev, i) & IORESOURCE_IO && | 
					
						
							|  |  |  | 		    pci_resource_len(dev, i) == 8 && | 
					
						
							|  |  |  | 		    (first_port == -1 || (first_port + num_port) == i)) { | 
					
						
							|  |  |  | 			num_port++; | 
					
						
							|  |  |  | 			if (first_port == -1) | 
					
						
							|  |  |  | 				first_port = i; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (num_port > 1) { | 
					
						
							|  |  |  | 		board->flags = first_port | FL_BASE_BARS; | 
					
						
							|  |  |  | 		board->num_ports = num_port; | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return -ENODEV; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static inline int | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | serial_pci_matches(const struct pciserial_board *board, | 
					
						
							|  |  |  | 		   const struct pciserial_board *guessed) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	return | 
					
						
							|  |  |  | 	    board->num_ports == guessed->num_ports && | 
					
						
							|  |  |  | 	    board->base_baud == guessed->base_baud && | 
					
						
							|  |  |  | 	    board->uart_offset == guessed->uart_offset && | 
					
						
							|  |  |  | 	    board->reg_shift == guessed->reg_shift && | 
					
						
							|  |  |  | 	    board->first_offset == guessed->first_offset; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | struct serial_private * | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 	struct uart_port serial_port; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct serial_private *priv; | 
					
						
							|  |  |  | 	struct pci_serial_quirk *quirk; | 
					
						
							|  |  |  | 	int rc, nr_ports, i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	nr_ports = board->num_ports; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Find an init and setup quirks. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	quirk = find_quirk(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Run the new-style initialization function. | 
					
						
							|  |  |  | 	 * The initialization function returns: | 
					
						
							|  |  |  | 	 *  <0  - error | 
					
						
							|  |  |  | 	 *   0  - use board->num_ports | 
					
						
							|  |  |  | 	 *  >0  - number of ports | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (quirk->init) { | 
					
						
							|  |  |  | 		rc = quirk->init(dev); | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 		if (rc < 0) { | 
					
						
							|  |  |  | 			priv = ERR_PTR(rc); | 
					
						
							|  |  |  | 			goto err_out; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		if (rc) | 
					
						
							|  |  |  | 			nr_ports = rc; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-02-14 00:33:07 -08:00
										 |  |  | 	priv = kzalloc(sizeof(struct serial_private) + | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		       sizeof(unsigned int) * nr_ports, | 
					
						
							|  |  |  | 		       GFP_KERNEL); | 
					
						
							|  |  |  | 	if (!priv) { | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 		priv = ERR_PTR(-ENOMEM); | 
					
						
							|  |  |  | 		goto err_deinit; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 	priv->dev = dev; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	priv->quirk = quirk; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 	memset(&serial_port, 0, sizeof(struct uart_port)); | 
					
						
							|  |  |  | 	serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ; | 
					
						
							|  |  |  | 	serial_port.uartclk = board->base_baud * 16; | 
					
						
							|  |  |  | 	serial_port.irq = get_pci_irq(dev, board); | 
					
						
							|  |  |  | 	serial_port.dev = &dev->dev; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	for (i = 0; i < nr_ports; i++) { | 
					
						
							| 
									
										
										
										
											2005-07-27 11:34:27 +01:00
										 |  |  | 		if (quirk->setup(priv, board, &serial_port, i)) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2005-07-27 11:32:04 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #ifdef SERIAL_DEBUG_PCI
 | 
					
						
							| 
									
										
										
										
											2009-11-11 14:26:41 -08:00
										 |  |  | 		printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n", | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		       serial_port.iobase, serial_port.irq, serial_port.iotype); | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		priv->line[i] = serial8250_register_port(&serial_port); | 
					
						
							|  |  |  | 		if (priv->line[i] < 0) { | 
					
						
							|  |  |  | 			printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]); | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	priv->nr = i; | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	return priv; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | err_deinit: | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	if (quirk->exit) | 
					
						
							|  |  |  | 		quirk->exit(dev); | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | err_out: | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	return priv; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | EXPORT_SYMBOL_GPL(pciserial_init_ports); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | void pciserial_remove_ports(struct serial_private *priv) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	struct pci_serial_quirk *quirk; | 
					
						
							|  |  |  | 	int i; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	for (i = 0; i < priv->nr; i++) | 
					
						
							|  |  |  | 		serial8250_unregister_port(priv->line[i]); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) { | 
					
						
							|  |  |  | 		if (priv->remapped_bar[i]) | 
					
						
							|  |  |  | 			iounmap(priv->remapped_bar[i]); | 
					
						
							|  |  |  | 		priv->remapped_bar[i] = NULL; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Find the exit quirks. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	quirk = find_quirk(priv->dev); | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	if (quirk->exit) | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 		quirk->exit(priv->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	kfree(priv); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL_GPL(pciserial_remove_ports); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void pciserial_suspend_ports(struct serial_private *priv) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < priv->nr; i++) | 
					
						
							|  |  |  | 		if (priv->line[i] >= 0) | 
					
						
							|  |  |  | 			serial8250_suspend_port(priv->line[i]); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL_GPL(pciserial_suspend_ports); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void pciserial_resume_ports(struct serial_private *priv) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Ensure that the board is correctly configured. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (priv->quirk->init) | 
					
						
							|  |  |  | 		priv->quirk->init(priv->dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < priv->nr; i++) | 
					
						
							|  |  |  | 		if (priv->line[i] >= 0) | 
					
						
							|  |  |  | 			serial8250_resume_port(priv->line[i]); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL_GPL(pciserial_resume_ports); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Probe one serial board.  Unfortunately, there is no rhyme nor reason | 
					
						
							|  |  |  |  * to the arrangement of serial ports on a PCI card. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static int __devinit | 
					
						
							|  |  |  | pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct serial_private *priv; | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 	const struct pciserial_board *board; | 
					
						
							|  |  |  | 	struct pciserial_board tmp; | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	int rc; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (ent->driver_data >= ARRAY_SIZE(pci_boards)) { | 
					
						
							|  |  |  | 		printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n", | 
					
						
							|  |  |  | 			ent->driver_data); | 
					
						
							|  |  |  | 		return -EINVAL; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	board = &pci_boards[ent->driver_data]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	rc = pci_enable_device(dev); | 
					
						
							|  |  |  | 	if (rc) | 
					
						
							|  |  |  | 		return rc; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (ent->driver_data == pbn_default) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Use a copy of the pci_board entry for this; | 
					
						
							|  |  |  | 		 * avoid changing entries in the table. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		memcpy(&tmp, board, sizeof(struct pciserial_board)); | 
					
						
							|  |  |  | 		board = &tmp; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * We matched one of our class entries.  Try to | 
					
						
							|  |  |  | 		 * determine the parameters of this board. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2009-01-02 13:44:27 +00:00
										 |  |  | 		rc = serial_pci_guess_board(dev, &tmp); | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 		if (rc) | 
					
						
							|  |  |  | 			goto disable; | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * We matched an explicit entry.  If we are able to | 
					
						
							|  |  |  | 		 * detect this boards settings with our heuristic, | 
					
						
							|  |  |  | 		 * then we no longer need this entry. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		memcpy(&tmp, &pci_boards[pbn_default], | 
					
						
							|  |  |  | 		       sizeof(struct pciserial_board)); | 
					
						
							|  |  |  | 		rc = serial_pci_guess_board(dev, &tmp); | 
					
						
							|  |  |  | 		if (rc == 0 && serial_pci_matches(board, &tmp)) | 
					
						
							|  |  |  | 			moan_device("Redundant entry in serial pci_table.", | 
					
						
							|  |  |  | 				    dev); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	priv = pciserial_init_ports(dev, board); | 
					
						
							|  |  |  | 	if (!IS_ERR(priv)) { | 
					
						
							|  |  |  | 		pci_set_drvdata(dev, priv); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	rc = PTR_ERR(priv); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  |  disable: | 
					
						
							| 
									
										
										
										
											2005-07-22 10:15:04 +01:00
										 |  |  | 	pci_disable_device(dev); | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	return rc; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | static void __devexit pciserial_remove_one(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct serial_private *priv = pci_get_drvdata(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci_set_drvdata(dev, NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pciserial_remove_ports(priv); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci_disable_device(dev); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-09-25 16:51:27 -07:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct serial_private *priv = pci_get_drvdata(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 	if (priv) | 
					
						
							|  |  |  | 		pciserial_suspend_ports(priv); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	pci_save_state(dev); | 
					
						
							|  |  |  | 	pci_set_power_state(dev, pci_choose_state(dev, state)); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int pciserial_resume_one(struct pci_dev *dev) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2007-10-29 06:28:17 -07:00
										 |  |  | 	int err; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	struct serial_private *priv = pci_get_drvdata(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pci_set_power_state(dev, PCI_D0); | 
					
						
							|  |  |  | 	pci_restore_state(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (priv) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * The device may have been disabled.  Re-enable it. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2007-10-29 06:28:17 -07:00
										 |  |  | 		err = pci_enable_device(dev); | 
					
						
							| 
									
										
										
										
											2008-10-13 10:36:11 +01:00
										 |  |  | 		/* FIXME: We cannot simply error out here */ | 
					
						
							| 
									
										
										
										
											2007-10-29 06:28:17 -07:00
										 |  |  | 		if (err) | 
					
						
							| 
									
										
										
										
											2008-10-13 10:36:11 +01:00
										 |  |  | 			printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n"); | 
					
						
							| 
									
										
										
										
											2005-07-27 11:35:54 +01:00
										 |  |  | 		pciserial_resume_ports(priv); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2006-09-25 16:51:27 -07:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | static struct pci_device_id serial_pci_tbl[] = { | 
					
						
							| 
									
										
										
										
											2009-01-27 11:51:16 +00:00
										 |  |  | 	/* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_8_921600 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_2_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_2_1382400 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_921600 }, | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_2_1250000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1843200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1843200 }, | 
					
						
							| 
									
										
										
										
											2006-02-08 21:46:24 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_AFAVLAB, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1152000 }, | 
					
						
							| 
									
										
										
										
											2006-01-04 17:00:42 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_8_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_8_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_8_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_1843200_200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CONNECT_TECH, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_8_1843200_200 }, | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:05 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT, | 
					
						
							|  |  |  | 		0, 0, pbn_exar_ibm_saturn }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_bt_1_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_8_115200 }, | 
					
						
							| 
									
										
										
										
											2009-01-02 13:50:43 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_8_460800 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_921600 }, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * VScom SPCOM800, from sl@s.pl | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_4_921600 }, | 
					
						
							| 
									
										
										
										
											2008-07-23 21:29:46 -07:00
										 |  |  | 	/* Unknown card - subdevice 0x1584 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_PLX, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_115200 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_KEYSPAN, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0, | 
					
						
							|  |  |  | 		pbn_panacom }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_panacom4 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_panacom2 }, | 
					
						
							| 
									
										
										
										
											2007-02-10 01:46:05 -08:00
										 |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_ESDGMBH, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_4_115200 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIFAST, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_4_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIFAST, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_8_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIFAST, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_16_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIFAST, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_16_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIRAS, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_4_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_CHASE_PCIRAS, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b2_8_460800 }, | 
					
						
							| 
									
										
										
										
											2005-10-24 22:11:57 +01:00
										 |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_EXSYS, | 
					
						
							|  |  |  | 		PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0, | 
					
						
							|  |  |  | 		pbn_exsys_4055 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Megawolf Romulus PCI Serial Card, from Mike Hudson | 
					
						
							|  |  |  | 	 * (Exoray@isys.ca) | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS, | 
					
						
							|  |  |  | 		0x10b5, 0x106a, 0, 0, | 
					
						
							|  |  |  | 		pbn_plx_romulus }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4, | 
					
						
							|  |  |  | 		0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b0_4_921600 }, | 
					
						
							| 
									
										
										
										
											2005-07-18 11:38:09 +01:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL, | 
					
						
							|  |  |  | 		0, 0, | 
					
						
							| 
									
										
										
										
											2005-07-18 11:38:09 +01:00
										 |  |  | 		pbn_b0_4_1152000 }, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:43:55 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * The below card is a little controversial since it is the | 
					
						
							|  |  |  | 		 * subject of a PCI vendor/device ID clash.  (See | 
					
						
							|  |  |  | 		 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html). | 
					
						
							|  |  |  | 		 * For now just used the hex ID 0x950a. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2009-01-02 13:46:58 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0x950a, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_115200 }, | 
					
						
							| 
									
										
										
										
											2005-07-27 11:43:55 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0x950a, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_1130000 }, | 
					
						
							| 
									
										
										
										
											2009-06-11 12:41:57 +01:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_921600 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_921600 }, | 
					
						
							| 
									
										
										
										
											2010-07-26 10:02:26 +04:00
										 |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958, | 
					
						
							|  |  |  | 		PCI_ANY_ID , PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_8_1152000 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-21 13:48:58 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Oxford Semiconductor Inc. Tornado PCI express device range. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc101,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc105,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc11b,    /* OXPCIe952 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc11f,    /* OXPCIe952 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc120,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc124,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc138,    /* OXPCIe952 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc13d,    /* OXPCIe952 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc140,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc141,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc144,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc145,    /* OXPCIe952 1 Legacy UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc158,    /* OXPCIe952 2 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc15d,    /* OXPCIe952 2 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc208,    /* OXPCIe954 4 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_4_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc20d,    /* OXPCIe954 4 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_4_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc308,    /* OXPCIe958 8 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_8_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc30d,    /* OXPCIe958 8 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_8_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc40b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc40f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc41b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc41f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc42b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc42f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc43b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc43f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc44b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc44f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc45b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc45f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc46b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc46f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc47b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc47f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc48b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc48f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc49b,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc49f,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4ab,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4af,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4bb,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4bf,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4cb,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, 0xc4cf,    /* OXPCIe200 1 Native UART */ | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							| 
									
										
										
										
											2008-10-21 13:50:14 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_MAINPINE, 0x4000,	/* IQ Express 1 Port V.34 Super-G3 Fax */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_MAINPINE, 0x4000,	/* IQ Express 2 Port V.34 Super-G3 Fax */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_MAINPINE, 0x4000,	/* IQ Express 4 Port V.34 Super-G3 Fax */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_4_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_MAINPINE, 0x4000,	/* IQ Express 8 Port V.34 Super-G3 Fax */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_8_4000000 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards, | 
					
						
							|  |  |  | 	 * from skokodyn@yahoo.com | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0, | 
					
						
							|  |  |  | 		pbn_sbsxrsio }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0, | 
					
						
							|  |  |  | 		pbn_sbsxrsio }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0, | 
					
						
							|  |  |  | 		pbn_sbsxrsio }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0, | 
					
						
							|  |  |  | 		pbn_sbsxrsio }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Digitan DS560-558, from jimd@esoft.com | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b1_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Titan Electronic cards | 
					
						
							|  |  |  | 	 *  The 400L and 800L have a custom setup quirk. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b0_1_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b0_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B, | 
					
						
							| 
									
										
										
										
											2008-02-08 04:18:51 -08:00
										 |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_1_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_921600 }, | 
					
						
							| 
									
										
										
											
												serial: add support for various Titan PCI cards
serial: add support for various Titan PCI cards
Models: 200I, 400I, 800I, 400EH, 800EH, 800EHB,
        100E, 200E, 400E, 800E, 200EI, 200EISI
Signed-off-by: Yegor Yefremov <yegorslists@googlemail.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
											
										 
											2010-06-04 09:58:18 +02:00
										 |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b4_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b4_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b4_bt_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_1_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_4_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_8_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi_2_4000000 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_1_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_1_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_1_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_921600 }, | 
					
						
							| 
									
										
										
										
											2006-02-02 20:15:09 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_921600 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Computone devices submitted by Doug McNash dmcnash@computone.com | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4, | 
					
						
							|  |  |  | 		0, 0, pbn_computone_4 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8, | 
					
						
							|  |  |  | 		0, 0, pbn_computone_8 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6, | 
					
						
							|  |  |  | 		0, 0, pbn_computone_6 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_oxsemi }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_1_921600 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org> | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_115200 }, | 
					
						
							| 
									
										
										
										
											2009-11-11 14:26:42 -08:00
										 |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_115200 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_4_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_2_460800 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_1_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_bt_1_460800 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-12-13 14:45:46 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408). | 
					
						
							|  |  |  | 	 * Cards are identified by their subsystem vendor IDs, which | 
					
						
							|  |  |  | 	 * (in hex) match the model number. | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * Note that JC140x are RS422/485 cards which require ox950 | 
					
						
							|  |  |  | 	 * ACR = 0x10, and as such are not currently fully supported. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0, | 
					
						
							|  |  |  | 		0x1204, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0, | 
					
						
							|  |  |  | 		0x1208, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | /*	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
 | 
					
						
							|  |  |  | 		0x1402, 0x0002, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_2_921600 }, */ | 
					
						
							|  |  |  | /*	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
 | 
					
						
							|  |  |  | 		0x1404, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1, | 
					
						
							|  |  |  | 		0x1208, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-12-21 16:26:48 -08:00
										 |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2, | 
					
						
							|  |  |  | 		0x1204, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2, | 
					
						
							|  |  |  | 		0x1208, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3, | 
					
						
							|  |  |  | 		0x1208, 0x0004, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_4_921600 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_1_1382400 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_1_1382400 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * RAStel 2 port modem, gerg@moreton.com.au | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_bt_2_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * EKF addition for i960 Boards form EKF with serial port | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP, | 
					
						
							|  |  |  | 		0xE4BF, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_intel_i960 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Xircom Cardbus/Ethernet combos | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry) | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Untested PCI modems, sent in from various folks... | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de> | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ROCKWELL, 0x1004, | 
					
						
							|  |  |  | 		0x1048, 0x1500, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3, | 
					
						
							|  |  |  | 		0xFF00, 0, 0, 0, | 
					
						
							|  |  |  | 		pbn_sgi_ioc3 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * HP Diva card | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_1_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_5_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b2_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-01-18 11:47:33 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b3_2_115200 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b3_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b3_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, pbn_exar_XR17C152 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, pbn_exar_XR17C154 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, pbn_exar_XR17C158 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke) | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:14 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * ITE | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_1_115200 }, | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-26 09:07:36 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * IntaShield IS-200 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0,	/* 135a.0811 */ | 
					
						
							|  |  |  | 		pbn_b2_2_115200 }, | 
					
						
							| 
									
										
										
										
											2008-05-23 13:04:28 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * IntaShield IS-400 | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0,    /* 135a.0dc0 */ | 
					
						
							|  |  |  | 		pbn_b2_4_115200 }, | 
					
						
							| 
									
										
										
										
											2007-02-10 01:46:05 -08:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Perle PCI-RAS cards | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{       PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4, | 
					
						
							|  |  |  | 		0, 0, pbn_b2_4_921600 }, | 
					
						
							|  |  |  | 	{       PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030, | 
					
						
							|  |  |  | 		PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8, | 
					
						
							|  |  |  | 		0, 0, pbn_b2_8_921600 }, | 
					
						
							| 
									
										
										
										
											2007-10-16 01:24:00 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Mainpine series cards: Fairly standard layout but fools | 
					
						
							|  |  |  | 	 * parts of the autodetect in some cases and uses otherwise | 
					
						
							|  |  |  | 	 * unmatched communications subclasses in the PCI Express case | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	/* RockForceDUO */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0200, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceQUATRO */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0300, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceDUO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0400, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceQUATRO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0500, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForce+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0600, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForce+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0700, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceOCTO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0800, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceDUO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0C00, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceQUARTRO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x0D00, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceOCTO+ */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x1D00, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceD1 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2000, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceF1 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2100, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceD2 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2200, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceF2 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2300, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceD4 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2400, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceF4 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2500, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceD8 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2600, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 	{	/* RockForceF8 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x2700, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express D1 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3000, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express F1 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3100, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express D2 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3200, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express F2 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3300, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express D4 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3400, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express F4 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3500, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express D8 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3C00, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 	{	/* IQ Express F8 */ | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_MAINPINE, 0x3D00, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-22 14:01:55 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * PA Semi PA6T-1682M on-chip UART | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_PASEMI, 0xa004, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_pasemi_1682M }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * National Instruments | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:15 +01:00
										 |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_16_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_16_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_8_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_2_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_4_115200 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_b1_bt_2_115200 }, | 
					
						
							| 
									
										
										
										
											2009-04-06 17:32:07 +01:00
										 |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_2 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_2 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_4 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_4 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_8 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_8 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_16 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_16 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_2 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_2 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_4 }, | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, 0, 0, | 
					
						
							|  |  |  | 		pbn_ni8430_4 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-04 22:27:49 -08:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	* ADDI-DATA GmbH communication cards <info@addi-data.com> | 
					
						
							|  |  |  | 	*/ | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7500, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7420, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7300, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA_OLD, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7800, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b1_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7500_2, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7420_2, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7300_2, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7500_3, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_4_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7420_3, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_2_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7300_3, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCI7800_3, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_b0_8_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-26 16:50:04 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCIe7500, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_ADDIDATA_PCIe_4_3906250 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCIe7420, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_ADDIDATA_PCIe_2_3906250 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCIe7300, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_ADDIDATA_PCIe_1_3906250 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_ADDIDATA, | 
					
						
							|  |  |  | 		PCI_DEVICE_ID_ADDIDATA_APCIe7800, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		0, | 
					
						
							|  |  |  | 		pbn_ADDIDATA_PCIe_8_3906250 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-15 13:30:34 +00:00
										 |  |  | 	{	PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835, | 
					
						
							|  |  |  | 		PCI_VENDOR_ID_IBM, 0x0299, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_bt_2_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
											  
											
												parport/serial: add support for NetMos 9901 Multi-IO card
Add support for the PCI-Express NetMos 9901 Multi-IO card.
0001:06:00.0 Serial controller [0700]: NetMos Technology Device [9710:9901] (prog-if 02 [16550])
        Subsystem: Device [a000:1000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin A routed to IRQ 65
        Region 0: I/O ports at 0030 [size=8]
        Region 1: Memory at 80105000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80104000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: serial
        Kernel modules: 8250_pci
0001:06:00.1 Serial controller [0700]: NetMos Technology Device [9710:9901] (prog-if 02 [16550])
        Subsystem: Device [a000:1000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin B routed to IRQ 65
        Region 0: I/O ports at 0020 [size=8]
        Region 1: Memory at 80103000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80102000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: serial
        Kernel modules: 8250_pci
0001:06:00.2 Parallel controller [0701]: NetMos Technology Device [9710:9901] (prog-if 03 [IEEE1284])
        Subsystem: Device [a000:2000]
        Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx-
        Status: Cap+ 66MHz- UDF- FastB2B- ParErr- DEVSEL=fast >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
        Latency: 0, Cache Line Size: 64 bytes
        Interrupt: pin C routed to IRQ 65
        Region 0: I/O ports at 0010 [size=8]
        Region 1: I/O ports at <unassigned>
        Region 2: Memory at 80101000 (32-bit, non-prefetchable) [size=4K]
        Region 4: Memory at 80100000 (32-bit, non-prefetchable) [size=4K]
        Capabilities: <access denied>
        Kernel driver in use: parport_pc
        Kernel modules: parport_pc
[   16.760181] PCI parallel port detected: 416c:0100, I/O at 0x812010(0x0), IRQ 65
[   16.760225] parport0: PC-style at 0x812010, irq 65 [PCSPP,TRISTATE,EPP]
[   16.851842] serial 0001:06:00.0: enabling device (0004 -> 0007)
[   16.883776] 0001:06:00.0: ttyS0 at I/O 0x812030 (irq = 65) is a ST16650V2
[   16.893832] serial 0001:06:00.1: enabling device (0004 -> 0007)
[   16.926537] 0001:06:00.1: ttyS1 at I/O 0x812020 (irq = 65) is a ST16650V2
Signed-off-by: Michael Buesch <mb@bu3sch.de>
Cc: Alan Cox <alan@lxorguk.ukuu.org.uk>
Signed-off-by: Andrew Morton <akpm@linux-foundation.org>
Signed-off-by: Linus Torvalds <torvalds@linux-foundation.org>
											
										 
											2009-06-30 11:41:21 -07:00
										 |  |  | 	{	PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901, | 
					
						
							|  |  |  | 		0xA000, 0x1000, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-12-21 16:26:45 -08:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Best Connectivity PCI Multi I/O cards | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865, | 
					
						
							|  |  |  | 		0xA000, 0x1000, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_1_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	{	PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865, | 
					
						
							|  |  |  | 		0xA000, 0x3004, | 
					
						
							|  |  |  | 		0, 0, pbn_b0_bt_4_115200 }, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * These entries match devices with class COMMUNICATION_SERIAL, | 
					
						
							|  |  |  | 	 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	{	PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_CLASS_COMMUNICATION_SERIAL << 8, | 
					
						
							|  |  |  | 		0xffff00, pbn_default }, | 
					
						
							|  |  |  | 	{	PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_CLASS_COMMUNICATION_MODEM << 8, | 
					
						
							|  |  |  | 		0xffff00, pbn_default }, | 
					
						
							|  |  |  | 	{	PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_ANY_ID, PCI_ANY_ID, | 
					
						
							|  |  |  | 		PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, | 
					
						
							|  |  |  | 		0xffff00, pbn_default }, | 
					
						
							|  |  |  | 	{ 0, } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static struct pci_driver serial_pci_driver = { | 
					
						
							|  |  |  | 	.name		= "serial", | 
					
						
							|  |  |  | 	.probe		= pciserial_init_one, | 
					
						
							|  |  |  | 	.remove		= __devexit_p(pciserial_remove_one), | 
					
						
							| 
									
										
										
										
											2006-09-25 16:51:27 -07:00
										 |  |  | #ifdef CONFIG_PM
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.suspend	= pciserial_suspend_one, | 
					
						
							|  |  |  | 	.resume		= pciserial_resume_one, | 
					
						
							| 
									
										
										
										
											2006-09-25 16:51:27 -07:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	.id_table	= serial_pci_tbl, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int __init serial8250_pci_init(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return pci_register_driver(&serial_pci_driver); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __exit serial8250_pci_exit(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	pci_unregister_driver(&serial_pci_driver); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | module_init(serial8250_pci_init); | 
					
						
							|  |  |  | module_exit(serial8250_pci_exit); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | MODULE_LICENSE("GPL"); | 
					
						
							|  |  |  | MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module"); | 
					
						
							|  |  |  | MODULE_DEVICE_TABLE(pci, serial_pci_tbl); |