| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Copyright 2001 MontaVista Software Inc. | 
					
						
							|  |  |  |  * Author: MontaVista Software, Inc. | 
					
						
							|  |  |  |  *              ahennessy@mvista.com | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This file is subject to the terms and conditions of the GNU General Public | 
					
						
							|  |  |  |  * License.  See the file "COPYING" in the main directory of this archive | 
					
						
							|  |  |  |  * for more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (C) 2000-2001 Toshiba Corporation | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This program is free software; you can redistribute  it and/or modify it | 
					
						
							|  |  |  |  *  under  the terms of  the GNU General  Public License as published by the | 
					
						
							|  |  |  |  *  Free Software Foundation;  either version 2 of the  License, or (at your | 
					
						
							|  |  |  |  *  option) any later version. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED | 
					
						
							|  |  |  |  *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF | 
					
						
							|  |  |  |  *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN | 
					
						
							|  |  |  |  *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT, | 
					
						
							|  |  |  |  *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | 
					
						
							|  |  |  |  *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF | 
					
						
							|  |  |  |  *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON | 
					
						
							|  |  |  |  *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT | 
					
						
							|  |  |  |  *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | 
					
						
							|  |  |  |  *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  You should have received a copy of the  GNU General Public License along | 
					
						
							|  |  |  |  *  with this program; if not, write  to the Free Software Foundation, Inc., | 
					
						
							|  |  |  |  *  675 Mass Ave, Cambridge, MA 02139, USA. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #include <linux/init.h>
 | 
					
						
							|  |  |  | #include <linux/types.h>
 | 
					
						
							|  |  |  | #include <linux/interrupt.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <asm/io.h>
 | 
					
						
							|  |  |  | #include <asm/mipsregs.h>
 | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | #include <asm/txx9/generic.h>
 | 
					
						
							| 
									
										
										
										
											2008-07-11 00:31:36 +09:00
										 |  |  | #include <asm/txx9/jmr3927.h>
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | #if JMR3927_IRQ_END > NR_IRQS
 | 
					
						
							|  |  |  | #error JMR3927_IRQ_END > NR_IRQS
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * CP0_STATUS is a thread's resource (saved/restored on context switch). | 
					
						
							| 
									
										
										
										
											2007-03-15 00:58:28 +09:00
										 |  |  |  * So disable_irq/enable_irq MUST handle IOC/IRC registers. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2007-03-15 00:58:28 +09:00
										 |  |  | static void mask_irq_ioc(unsigned int irq) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* 0: mask */ | 
					
						
							| 
									
										
										
										
											2007-03-15 00:58:28 +09:00
										 |  |  | 	unsigned int irq_nr = irq - JMR3927_IRQ_IOC; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR); | 
					
						
							|  |  |  | 	unsigned int bit = 1 << irq_nr; | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR); | 
					
						
							|  |  |  | 	/* flush write buffer */ | 
					
						
							|  |  |  | 	(void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2007-03-15 00:58:28 +09:00
										 |  |  | static void unmask_irq_ioc(unsigned int irq) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	/* 0: mask */ | 
					
						
							| 
									
										
										
										
											2007-03-15 00:58:28 +09:00
										 |  |  | 	unsigned int irq_nr = irq - JMR3927_IRQ_IOC; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR); | 
					
						
							|  |  |  | 	unsigned int bit = 1 << irq_nr; | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR); | 
					
						
							|  |  |  | 	/* flush write buffer */ | 
					
						
							|  |  |  | 	(void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | static int jmr3927_ioc_irqroute(void) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR); | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) { | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | 		if (istat & (1 << i)) | 
					
						
							|  |  |  | 			return JMR3927_IRQ_IOC + i; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | 	return -1; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | static int jmr3927_irq_dispatch(int pending) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int irq; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((pending & CAUSEF_IP7) == 0) | 
					
						
							|  |  |  | 		return -1; | 
					
						
							|  |  |  | 	irq = (pending >> CAUSEB_IP2) & 0x0f; | 
					
						
							|  |  |  | 	irq += JMR3927_IRQ_IRC; | 
					
						
							|  |  |  | 	if (irq == JMR3927_IRQ_IOCINT) | 
					
						
							|  |  |  | 		irq = jmr3927_ioc_irqroute(); | 
					
						
							|  |  |  | 	return irq; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-24 00:25:19 +09:00
										 |  |  | static struct irq_chip jmr3927_irq_ioc = { | 
					
						
							|  |  |  | 	.name = "jmr3927_ioc", | 
					
						
							|  |  |  | 	.ack = mask_irq_ioc, | 
					
						
							|  |  |  | 	.mask = mask_irq_ioc, | 
					
						
							|  |  |  | 	.mask_ack = mask_irq_ioc, | 
					
						
							|  |  |  | 	.unmask = unmask_irq_ioc, | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | void __init jmr3927_irq_setup(void) | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-07-24 00:25:19 +09:00
										 |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | 	txx9_irq_dispatch = jmr3927_irq_dispatch; | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 	/* Now, interrupt control disabled, */ | 
					
						
							|  |  |  | 	/* all IRC interrupts are masked, */ | 
					
						
							|  |  |  | 	/* all IRC interrupt mode are Low Active. */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* mask all IOC interrupts */ | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR); | 
					
						
							|  |  |  | 	/* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */ | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear PCI Soft interrupts */ | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR); | 
					
						
							|  |  |  | 	/* clear PCI Reset interrupts */ | 
					
						
							|  |  |  | 	jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-07-24 00:25:19 +09:00
										 |  |  | 	tx3927_irq_init(); | 
					
						
							|  |  |  | 	for (i = JMR3927_IRQ_IOC; i < JMR3927_IRQ_IOC + JMR3927_NR_IRQ_IOC; i++) | 
					
						
							|  |  |  | 		set_irq_chip_and_handler(i, &jmr3927_irq_ioc, handle_level_irq); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* setup IOC interrupt 1 (PCI, MODEM) */ | 
					
						
							| 
									
										
										
										
											2008-07-11 23:27:54 +09:00
										 |  |  | 	set_irq_chained_handler(JMR3927_IRQ_IOCINT, handle_simple_irq); | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | } |