| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /*******************************************************************************
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   Intel 10 Gigabit PCI Express Linux driver | 
					
						
							| 
									
										
										
										
											2014-02-28 15:48:57 -08:00
										 |  |  |   Copyright(c) 1999 - 2014 Intel Corporation. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |   This program is free software; you can redistribute it and/or modify it | 
					
						
							|  |  |  |   under the terms and conditions of the GNU General Public License, | 
					
						
							|  |  |  |   version 2, as published by the Free Software Foundation. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   This program is distributed in the hope it will be useful, but WITHOUT | 
					
						
							|  |  |  |   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
					
						
							|  |  |  |   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
					
						
							|  |  |  |   more details. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   You should have received a copy of the GNU General Public License along with | 
					
						
							|  |  |  |   this program; if not, write to the Free Software Foundation, Inc., | 
					
						
							|  |  |  |   51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   The full GNU General Public License is included in this distribution in | 
					
						
							|  |  |  |   the file called "COPYING". | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   Contact Information: | 
					
						
							| 
									
										
										
										
											2014-02-22 01:23:50 +00:00
										 |  |  |   Linux NICS <linux.nics@intel.com> | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | 
					
						
							|  |  |  |   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | *******************************************************************************/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/pci.h>
 | 
					
						
							|  |  |  | #include <linux/delay.h>
 | 
					
						
							|  |  |  | #include <linux/sched.h>
 | 
					
						
							| 
									
										
										
										
											2009-05-22 23:22:17 +00:00
										 |  |  | #include <linux/netdevice.h>
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | #include "ixgbe.h"
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | #include "ixgbe_common.h"
 | 
					
						
							|  |  |  | #include "ixgbe_phy.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw); | 
					
						
							|  |  |  | static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw); | 
					
						
							|  |  |  | static void ixgbe_standby_eeprom(struct ixgbe_hw *hw); | 
					
						
							|  |  |  | static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					u16 count); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count); | 
					
						
							|  |  |  | static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec); | 
					
						
							|  |  |  | static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec); | 
					
						
							|  |  |  | static void ixgbe_release_eeprom(struct ixgbe_hw *hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr); | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | static s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg); | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | static s32 ixgbe_read_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					     u16 words, u16 *data); | 
					
						
							|  |  |  | static s32 ixgbe_write_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					     u16 words, u16 *data); | 
					
						
							|  |  |  | static s32 ixgbe_detect_eeprom_page_size_generic(struct ixgbe_hw *hw, | 
					
						
							|  |  |  | 						 u16 offset); | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | static s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_device_supports_autoneg_fc - Check if phy supports autoneg flow | 
					
						
							|  |  |  |  *  control | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  There are several phys that do not support autoneg flow control. This | 
					
						
							|  |  |  |  *  function check the device id to see if the associated phy supports | 
					
						
							|  |  |  |  *  autoneg flow control. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | bool ixgbe_device_supports_autoneg_fc(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | 	bool supported = false; | 
					
						
							|  |  |  | 	ixgbe_link_speed speed; | 
					
						
							|  |  |  | 	bool link_up; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | 	switch (hw->phy.media_type) { | 
					
						
							|  |  |  | 	case ixgbe_media_type_fiber: | 
					
						
							|  |  |  | 		hw->mac.ops.check_link(hw, &speed, &link_up, false); | 
					
						
							|  |  |  | 		/* if link is down, assume supported */ | 
					
						
							|  |  |  | 		if (link_up) | 
					
						
							|  |  |  | 			supported = speed == IXGBE_LINK_SPEED_1GB_FULL ? | 
					
						
							|  |  |  | 				true : false; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			supported = true; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_media_type_backplane: | 
					
						
							|  |  |  | 		supported = true; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_media_type_copper: | 
					
						
							|  |  |  | 		/* only some copper devices support flow control autoneg */ | 
					
						
							|  |  |  | 		switch (hw->device_id) { | 
					
						
							|  |  |  | 		case IXGBE_DEV_ID_82599_T3_LOM: | 
					
						
							|  |  |  | 		case IXGBE_DEV_ID_X540T: | 
					
						
							|  |  |  | 		case IXGBE_DEV_ID_X540T1: | 
					
						
							|  |  |  | 			supported = true; | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		default: | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return supported; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_setup_fc - Set up flow control | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Called at init time to set up flow control. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | static s32 ixgbe_setup_fc(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	s32 ret_val = 0; | 
					
						
							|  |  |  | 	u32 reg = 0, reg_bp = 0; | 
					
						
							|  |  |  | 	u16 reg_cu = 0; | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	bool locked = false; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Validate the requested mode.  Strict IEEE mode does not allow | 
					
						
							|  |  |  | 	 * ixgbe_fc_rx_pause because it will cause us to fail at UNH. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "ixgbe_fc_rx_pause not valid in strict IEEE mode\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_INVALID_LINK_SETTINGS; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * 10gig parts do not have a word in the EEPROM to determine the | 
					
						
							|  |  |  | 	 * default flow control setting, so we explicitly set it to full. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (hw->fc.requested_mode == ixgbe_fc_default) | 
					
						
							|  |  |  | 		hw->fc.requested_mode = ixgbe_fc_full; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set up the 1G and 10G flow control advertisement registers so the | 
					
						
							|  |  |  | 	 * HW will be able to do fc autoneg once the cable is plugged in.  If | 
					
						
							|  |  |  | 	 * we link at 10G, the 1G advertisement is harmless and vice versa. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	switch (hw->phy.media_type) { | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	case ixgbe_media_type_backplane: | 
					
						
							|  |  |  | 		/* some MAC's need RMW protection on AUTOC */ | 
					
						
							|  |  |  | 		ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, ®_bp); | 
					
						
							| 
									
										
										
										
											2014-03-19 09:16:26 +00:00
										 |  |  | 		if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return ret_val; | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* only backplane uses autoc so fall though */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	case ixgbe_media_type_fiber: | 
					
						
							|  |  |  | 		reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA); | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_media_type_copper: | 
					
						
							|  |  |  | 		hw->phy.ops.read_reg(hw, MDIO_AN_ADVERTISE, | 
					
						
							|  |  |  | 					MDIO_MMD_AN, ®_cu); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The possible values of fc.requested_mode are: | 
					
						
							|  |  |  | 	 * 0: Flow control is completely disabled | 
					
						
							|  |  |  | 	 * 1: Rx flow control is enabled (we can receive pause frames, | 
					
						
							|  |  |  | 	 *    but not send pause frames). | 
					
						
							|  |  |  | 	 * 2: Tx flow control is enabled (we can send pause frames but | 
					
						
							|  |  |  | 	 *    we do not support receiving pause frames). | 
					
						
							|  |  |  | 	 * 3: Both Rx and Tx flow control (symmetric) are enabled. | 
					
						
							|  |  |  | 	 * other: Invalid. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	switch (hw->fc.requested_mode) { | 
					
						
							|  |  |  | 	case ixgbe_fc_none: | 
					
						
							|  |  |  | 		/* Flow control completely disabled by software override. */ | 
					
						
							|  |  |  | 		reg &= ~(IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE); | 
					
						
							|  |  |  | 		if (hw->phy.media_type == ixgbe_media_type_backplane) | 
					
						
							|  |  |  | 			reg_bp &= ~(IXGBE_AUTOC_SYM_PAUSE | | 
					
						
							|  |  |  | 				    IXGBE_AUTOC_ASM_PAUSE); | 
					
						
							|  |  |  | 		else if (hw->phy.media_type == ixgbe_media_type_copper) | 
					
						
							|  |  |  | 			reg_cu &= ~(IXGBE_TAF_SYM_PAUSE | IXGBE_TAF_ASM_PAUSE); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_fc_tx_pause: | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Tx Flow control is enabled, and Rx Flow control is | 
					
						
							|  |  |  | 		 * disabled by software override. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 		reg |= IXGBE_PCS1GANA_ASM_PAUSE; | 
					
						
							|  |  |  | 		reg &= ~IXGBE_PCS1GANA_SYM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		if (hw->phy.media_type == ixgbe_media_type_backplane) { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 			reg_bp |= IXGBE_AUTOC_ASM_PAUSE; | 
					
						
							|  |  |  | 			reg_bp &= ~IXGBE_AUTOC_SYM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		} else if (hw->phy.media_type == ixgbe_media_type_copper) { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 			reg_cu |= IXGBE_TAF_ASM_PAUSE; | 
					
						
							|  |  |  | 			reg_cu &= ~IXGBE_TAF_SYM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		} | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 	case ixgbe_fc_rx_pause: | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Rx Flow control is enabled and Tx Flow control is | 
					
						
							|  |  |  | 		 * disabled by software override. Since there really | 
					
						
							|  |  |  | 		 * isn't a way to advertise that we are capable of RX | 
					
						
							|  |  |  | 		 * Pause ONLY, we will advertise that we support both | 
					
						
							|  |  |  | 		 * symmetric and asymmetric Rx PAUSE, as such we fall | 
					
						
							|  |  |  | 		 * through to the fc_full statement.  Later, we will | 
					
						
							|  |  |  | 		 * disable the adapter's ability to send PAUSE frames. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	case ixgbe_fc_full: | 
					
						
							|  |  |  | 		/* Flow control (both Rx and Tx) is enabled by SW override. */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 		reg |= IXGBE_PCS1GANA_SYM_PAUSE | IXGBE_PCS1GANA_ASM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		if (hw->phy.media_type == ixgbe_media_type_backplane) | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 			reg_bp |= IXGBE_AUTOC_SYM_PAUSE | | 
					
						
							|  |  |  | 				  IXGBE_AUTOC_ASM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		else if (hw->phy.media_type == ixgbe_media_type_copper) | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 			reg_cu |= IXGBE_TAF_SYM_PAUSE | IXGBE_TAF_ASM_PAUSE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		hw_dbg(hw, "Flow control param set incorrectly\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_CONFIG; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (hw->mac.type != ixgbe_mac_X540) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Enable auto-negotiation between the MAC & PHY; | 
					
						
							|  |  |  | 		 * the MAC will advertise clause 37 flow control. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_PCS1GANA, reg); | 
					
						
							|  |  |  | 		reg = IXGBE_READ_REG(hw, IXGBE_PCS1GLCTL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Disable AN timeout */ | 
					
						
							|  |  |  | 		if (hw->fc.strict_ieee) | 
					
						
							|  |  |  | 			reg &= ~IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_PCS1GLCTL, reg); | 
					
						
							|  |  |  | 		hw_dbg(hw, "Set up FC; PCS1GLCTL = 0x%08X\n", reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * AUTOC restart handles negotiation of 1G and 10G on backplane | 
					
						
							|  |  |  | 	 * and copper. There is no need to set the PCS1GCTL register. | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (hw->phy.media_type == ixgbe_media_type_backplane) { | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 		/* Need the SW/FW semaphore around AUTOC writes if 82599 and
 | 
					
						
							|  |  |  | 		 * LESM is on, likewise reset_pipeline requries the lock as | 
					
						
							|  |  |  | 		 * it also writes AUTOC. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 		ret_val = hw->mac.ops.prot_autoc_write(hw, reg_bp, locked); | 
					
						
							|  |  |  | 		if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return ret_val; | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	} else if ((hw->phy.media_type == ixgbe_media_type_copper) && | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 		   ixgbe_device_supports_autoneg_fc(hw)) { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		hw->phy.ops.write_reg(hw, MDIO_AN_ADVERTISE, | 
					
						
							|  |  |  | 				      MDIO_MMD_AN, reg_cu); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw_dbg(hw, "Set up FC; IXGBE_AUTOC = 0x%08X\n", reg); | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_start_hw_generic - Prepare hardware for Tx/Rx | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Starts the hardware by filling the bus info structure and media type, clears | 
					
						
							|  |  |  |  *  all on chip counters, initializes receive address registers, multicast | 
					
						
							|  |  |  |  *  table, VLAN filter table, calls routine to set up link and flow control | 
					
						
							|  |  |  |  *  settings, and leaves transmit and receive units disabled and uninitialized | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	u32 ctrl_ext; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Set the media type */ | 
					
						
							|  |  |  | 	hw->phy.media_type = hw->mac.ops.get_media_type(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Identify the PHY */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw->phy.ops.identify(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Clear the VLAN filter table */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw->mac.ops.clear_vfta(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Clear statistics registers */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw->mac.ops.clear_hw_cntrs(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Set No Snoop Disable */ | 
					
						
							|  |  |  | 	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); | 
					
						
							|  |  |  | 	ctrl_ext |= IXGBE_CTRL_EXT_NS_DIS; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); | 
					
						
							| 
									
										
										
										
											2007-10-31 15:22:10 -07:00
										 |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 	/* Setup flow control */ | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 	ret_val = ixgbe_setup_fc(hw); | 
					
						
							|  |  |  | 	if (!ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	/* Clear adapter stopped flag */ | 
					
						
							|  |  |  | 	hw->adapter_stopped = false; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 	return ret_val; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-18 08:18:22 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_start_hw_gen2 - Init sequence for common device family | 
					
						
							|  |  |  |  *  @hw: pointer to hw structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Performs the init sequence common to the second generation | 
					
						
							|  |  |  |  * of 10 GbE devices. | 
					
						
							|  |  |  |  * Devices in the second generation: | 
					
						
							|  |  |  |  *     82599 | 
					
						
							|  |  |  |  *     X540 | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_start_hw_gen2(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							| 
									
										
										
										
											2011-03-19 01:32:46 +00:00
										 |  |  | 	u32 regval; | 
					
						
							| 
									
										
										
										
											2011-03-18 08:18:22 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Clear the rate limiters */ | 
					
						
							|  |  |  | 	for (i = 0; i < hw->mac.max_tx_queues; i++) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, i); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, 0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-19 01:32:46 +00:00
										 |  |  | 	/* Disable relaxed ordering */ | 
					
						
							|  |  |  | 	for (i = 0; i < hw->mac.max_tx_queues; i++) { | 
					
						
							|  |  |  | 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(i)); | 
					
						
							| 
									
										
										
										
											2012-02-08 07:50:14 +00:00
										 |  |  | 		regval &= ~IXGBE_DCA_TXCTRL_DESC_WRO_EN; | 
					
						
							| 
									
										
										
										
											2011-03-19 01:32:46 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(i), regval); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < hw->mac.max_rx_queues; i++) { | 
					
						
							|  |  |  | 		regval = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i)); | 
					
						
							| 
									
										
										
										
											2012-02-08 07:50:14 +00:00
										 |  |  | 		regval &= ~(IXGBE_DCA_RXCTRL_DATA_WRO_EN | | 
					
						
							|  |  |  | 			    IXGBE_DCA_RXCTRL_HEAD_WRO_EN); | 
					
						
							| 
									
										
										
										
											2011-03-19 01:32:46 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(i), regval); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-18 08:18:22 +00:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_init_hw_generic - Generic hardware initialization | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  Initialize the hardware by resetting the hardware, filling the bus info | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  structure and media type, clears all on chip counters, initializes receive | 
					
						
							|  |  |  |  *  address registers, multicast table, VLAN filter table, calls routine to set | 
					
						
							|  |  |  |  *  up link and flow control settings, and leaves transmit and receive units | 
					
						
							|  |  |  |  *  disabled and uninitialized | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-06-04 16:02:24 +00:00
										 |  |  | 	s32 status; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	/* Reset the hardware */ | 
					
						
							| 
									
										
										
										
											2009-06-04 16:02:24 +00:00
										 |  |  | 	status = hw->mac.ops.reset_hw(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 16:02:24 +00:00
										 |  |  | 	if (status == 0) { | 
					
						
							|  |  |  | 		/* Start the HW */ | 
					
						
							|  |  |  | 		status = hw->mac.ops.start_hw(hw); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 16:02:24 +00:00
										 |  |  | 	return status; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_clear_hw_cntrs_generic - Generic clear hardware counters | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Clears all hardware statistics counters by reading them from the hardware | 
					
						
							|  |  |  |  *  Statistics counters are clear on read. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u16 i = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_CRCERRS); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_ILLERRC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_ERRBC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MSPDC); | 
					
						
							|  |  |  | 	for (i = 0; i < 8; i++) | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_MPC(i)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MLFC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MRFC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_RLEC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_LXONTXC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_LXOFFTXC); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:05 +00:00
										 |  |  | 	if (hw->mac.type >= ixgbe_mac_82599EB) { | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_LXONRXCNT); | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_LXONRXC); | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_LXOFFRXC); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < 8; i++) { | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_PXONTXC(i)); | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i)); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:05 +00:00
										 |  |  | 		if (hw->mac.type >= ixgbe_mac_82599EB) { | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i)); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_PXONRXC(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i)); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:05 +00:00
										 |  |  | 	if (hw->mac.type >= ixgbe_mac_82599EB) | 
					
						
							|  |  |  | 		for (i = 0; i < 8; i++) | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_PXON2OFFCNT(i)); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC64); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC127); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC255); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC511); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC1023); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PRC1522); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GPRC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_BPRC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MPRC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GPTC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GORCL); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GORCH); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GOTCL); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_GOTCH); | 
					
						
							| 
									
										
										
										
											2011-07-29 06:46:15 +00:00
										 |  |  | 	if (hw->mac.type == ixgbe_mac_82598EB) | 
					
						
							|  |  |  | 		for (i = 0; i < 8; i++) | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_RNBC(i)); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	IXGBE_READ_REG(hw, IXGBE_RUC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_RFC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_ROC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_RJC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MNGPRC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MNGPDC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MNGPTC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_TORL); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_TORH); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_TPR); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_TPT); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC64); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC127); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC255); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC511); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC1023); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_PTC1522); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_MPTC); | 
					
						
							|  |  |  | 	IXGBE_READ_REG(hw, IXGBE_BPTC); | 
					
						
							|  |  |  | 	for (i = 0; i < 16; i++) { | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_QPRC(i)); | 
					
						
							|  |  |  | 		IXGBE_READ_REG(hw, IXGBE_QPTC(i)); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:05 +00:00
										 |  |  | 		if (hw->mac.type >= ixgbe_mac_82599EB) { | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBRC_L(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBTC_L(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QPRDC(i)); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBRC(i)); | 
					
						
							|  |  |  | 			IXGBE_READ_REG(hw, IXGBE_QBTC(i)); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:11 +00:00
										 |  |  | 	if (hw->mac.type == ixgbe_mac_X540) { | 
					
						
							|  |  |  | 		if (hw->phy.id == 0) | 
					
						
							|  |  |  | 			hw->phy.ops.identify(hw); | 
					
						
							| 
									
										
										
										
											2011-12-10 08:21:47 +00:00
										 |  |  | 		hw->phy.ops.read_reg(hw, IXGBE_PCRC8ECL, MDIO_MMD_PCS, &i); | 
					
						
							|  |  |  | 		hw->phy.ops.read_reg(hw, IXGBE_PCRC8ECH, MDIO_MMD_PCS, &i); | 
					
						
							|  |  |  | 		hw->phy.ops.read_reg(hw, IXGBE_LDPCECL, MDIO_MMD_PCS, &i); | 
					
						
							|  |  |  | 		hw->phy.ops.read_reg(hw, IXGBE_LDPCECH, MDIO_MMD_PCS, &i); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:11 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  |  *  ixgbe_read_pba_string_generic - Reads part number string from EEPROM | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  |  *  @pba_num: stores the part number string from the EEPROM | 
					
						
							|  |  |  |  *  @pba_num_size: part number string buffer length | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  |  *  Reads the part number string from the EEPROM. | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  | s32 ixgbe_read_pba_string_generic(struct ixgbe_hw *hw, u8 *pba_num, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 				  u32 pba_num_size) | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	s32 ret_val; | 
					
						
							|  |  |  | 	u16 data; | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  | 	u16 pba_ptr; | 
					
						
							|  |  |  | 	u16 offset; | 
					
						
							|  |  |  | 	u16 length; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (pba_num == NULL) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "PBA string buffer was null\n"); | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM0_PTR, &data); | 
					
						
							|  |  |  | 	if (ret_val) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "NVM Read Error\n"); | 
					
						
							|  |  |  | 		return ret_val; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  | 	ret_val = hw->eeprom.ops.read(hw, IXGBE_PBANUM1_PTR, &pba_ptr); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	if (ret_val) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "NVM Read Error\n"); | 
					
						
							|  |  |  | 		return ret_val; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-12-03 03:32:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * if data is not ptr guard the PBA must be in legacy format which | 
					
						
							|  |  |  | 	 * means pba_ptr is actually our second data word for the PBA number | 
					
						
							|  |  |  | 	 * and we can decode it into an ascii string | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (data != IXGBE_PBANUM_PTR_GUARD) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "NVM PBA number is not stored as string\n"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* we will need 11 characters to store the PBA */ | 
					
						
							|  |  |  | 		if (pba_num_size < 11) { | 
					
						
							|  |  |  | 			hw_dbg(hw, "PBA string buffer too small\n"); | 
					
						
							|  |  |  | 			return IXGBE_ERR_NO_SPACE; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* extract hex string from data and pba_ptr */ | 
					
						
							|  |  |  | 		pba_num[0] = (data >> 12) & 0xF; | 
					
						
							|  |  |  | 		pba_num[1] = (data >> 8) & 0xF; | 
					
						
							|  |  |  | 		pba_num[2] = (data >> 4) & 0xF; | 
					
						
							|  |  |  | 		pba_num[3] = data & 0xF; | 
					
						
							|  |  |  | 		pba_num[4] = (pba_ptr >> 12) & 0xF; | 
					
						
							|  |  |  | 		pba_num[5] = (pba_ptr >> 8) & 0xF; | 
					
						
							|  |  |  | 		pba_num[6] = '-'; | 
					
						
							|  |  |  | 		pba_num[7] = 0; | 
					
						
							|  |  |  | 		pba_num[8] = (pba_ptr >> 4) & 0xF; | 
					
						
							|  |  |  | 		pba_num[9] = pba_ptr & 0xF; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* put a null character on the end of our string */ | 
					
						
							|  |  |  | 		pba_num[10] = '\0'; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* switch all the data but the '-' to hex char */ | 
					
						
							|  |  |  | 		for (offset = 0; offset < 10; offset++) { | 
					
						
							|  |  |  | 			if (pba_num[offset] < 0xA) | 
					
						
							|  |  |  | 				pba_num[offset] += '0'; | 
					
						
							|  |  |  | 			else if (pba_num[offset] < 0x10) | 
					
						
							|  |  |  | 				pba_num[offset] += 'A' - 0xA; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ret_val = hw->eeprom.ops.read(hw, pba_ptr, &length); | 
					
						
							|  |  |  | 	if (ret_val) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "NVM Read Error\n"); | 
					
						
							|  |  |  | 		return ret_val; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (length == 0xFFFF || length == 0) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "NVM PBA number section invalid length\n"); | 
					
						
							|  |  |  | 		return IXGBE_ERR_PBA_SECTION; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* check if pba_num buffer is big enough */ | 
					
						
							|  |  |  | 	if (pba_num_size  < (((u32)length * 2) - 1)) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "PBA string buffer too small\n"); | 
					
						
							|  |  |  | 		return IXGBE_ERR_NO_SPACE; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* trim pba length from start of string */ | 
					
						
							|  |  |  | 	pba_ptr++; | 
					
						
							|  |  |  | 	length--; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (offset = 0; offset < length; offset++) { | 
					
						
							|  |  |  | 		ret_val = hw->eeprom.ops.read(hw, pba_ptr + offset, &data); | 
					
						
							|  |  |  | 		if (ret_val) { | 
					
						
							|  |  |  | 			hw_dbg(hw, "NVM Read Error\n"); | 
					
						
							|  |  |  | 			return ret_val; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		pba_num[offset * 2] = (u8)(data >> 8); | 
					
						
							|  |  |  | 		pba_num[(offset * 2) + 1] = (u8)(data & 0xFF); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	pba_num[offset * 2] = '\0'; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_mac_addr_generic - Generic get MAC address | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @mac_addr: Adapter MAC address | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads the adapter's MAC address from first Receive Address Register (RAR0) | 
					
						
							|  |  |  |  *  A reset of the adapter must be performed prior to calling this function | 
					
						
							|  |  |  |  *  in order for the MAC address to have been loaded from the EEPROM into RAR0 | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 rar_high; | 
					
						
							|  |  |  | 	u32 rar_low; | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(0)); | 
					
						
							|  |  |  | 	rar_low = IXGBE_READ_REG(hw, IXGBE_RAL(0)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < 4; i++) | 
					
						
							|  |  |  | 		mac_addr[i] = (u8)(rar_low >> (i*8)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < 2; i++) | 
					
						
							|  |  |  | 		mac_addr[i+4] = (u8)(rar_high >> (i*8)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-15 09:18:15 +00:00
										 |  |  | enum ixgbe_bus_width ixgbe_convert_bus_width(u16 link_status) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	switch (link_status & IXGBE_PCI_LINK_WIDTH) { | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_WIDTH_1: | 
					
						
							|  |  |  | 		return ixgbe_bus_width_pcie_x1; | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_WIDTH_2: | 
					
						
							|  |  |  | 		return ixgbe_bus_width_pcie_x2; | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_WIDTH_4: | 
					
						
							|  |  |  | 		return ixgbe_bus_width_pcie_x4; | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_WIDTH_8: | 
					
						
							|  |  |  | 		return ixgbe_bus_width_pcie_x8; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		return ixgbe_bus_width_unknown; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum ixgbe_bus_speed ixgbe_convert_bus_speed(u16 link_status) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	switch (link_status & IXGBE_PCI_LINK_SPEED) { | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_SPEED_2500: | 
					
						
							|  |  |  | 		return ixgbe_bus_speed_2500; | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_SPEED_5000: | 
					
						
							|  |  |  | 		return ixgbe_bus_speed_5000; | 
					
						
							|  |  |  | 	case IXGBE_PCI_LINK_SPEED_8000: | 
					
						
							|  |  |  | 		return ixgbe_bus_speed_8000; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		return ixgbe_bus_speed_unknown; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_bus_info_generic - Generic set PCI bus info | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Sets the PCI bus info (speed, width, type) within the ixgbe_hw structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 link_status; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw->bus.type = ixgbe_bus_type_pci_express; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Get the negotiated link width and speed from PCI config space */ | 
					
						
							| 
									
										
										
										
											2014-02-22 01:23:58 +00:00
										 |  |  | 	link_status = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_LINK_STATUS); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-15 09:18:15 +00:00
										 |  |  | 	hw->bus.width = ixgbe_convert_bus_width(link_status); | 
					
						
							|  |  |  | 	hw->bus.speed = ixgbe_convert_bus_speed(link_status); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-22 01:23:58 +00:00
										 |  |  | 	hw->mac.ops.set_lan_id(hw); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_lan_id_multi_port_pcie - Set LAN id for PCIe multiple port devices | 
					
						
							|  |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Determines the LAN function id by reading memory-mapped registers | 
					
						
							|  |  |  |  *  and swaps the port value if requested. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct ixgbe_bus_info *bus = &hw->bus; | 
					
						
							|  |  |  | 	u32 reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	reg = IXGBE_READ_REG(hw, IXGBE_STATUS); | 
					
						
							|  |  |  | 	bus->func = (reg & IXGBE_STATUS_LAN_ID) >> IXGBE_STATUS_LAN_ID_SHIFT; | 
					
						
							|  |  |  | 	bus->lan_id = bus->func; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* check for a port swap */ | 
					
						
							|  |  |  | 	reg = IXGBE_READ_REG(hw, IXGBE_FACTPS); | 
					
						
							|  |  |  | 	if (reg & IXGBE_FACTPS_LFS) | 
					
						
							|  |  |  | 		bus->func ^= 0x1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_stop_adapter_generic - Generic stop Tx/Rx units | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Sets the adapter_stopped flag within ixgbe_hw struct. Clears interrupts, | 
					
						
							|  |  |  |  *  disables transmit and receive units. The adapter_stopped flag is used by | 
					
						
							|  |  |  |  *  the shared code and drivers to determine if the adapter is in a stopped | 
					
						
							|  |  |  |  *  state and should not touch the hardware. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 reg_val; | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set the adapter_stopped flag so other driver functions stop touching | 
					
						
							|  |  |  | 	 * the hardware | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	hw->adapter_stopped = true; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable the receive unit */ | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, 0); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/* Clear interrupt mask to stop interrupts from being generated */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/* Clear any pending interrupts, flush previous writes */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	IXGBE_READ_REG(hw, IXGBE_EICR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable the transmit unit.  Each queue must be disabled. */ | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	for (i = 0; i < hw->mac.max_tx_queues; i++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(i), IXGBE_TXDCTL_SWFLSH); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Disable the receive unit by stopping each queue */ | 
					
						
							|  |  |  | 	for (i = 0; i < hw->mac.max_rx_queues; i++) { | 
					
						
							|  |  |  | 		reg_val = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i)); | 
					
						
							|  |  |  | 		reg_val &= ~IXGBE_RXDCTL_ENABLE; | 
					
						
							|  |  |  | 		reg_val |= IXGBE_RXDCTL_SWFLSH; | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(i), reg_val); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/* flush all queues disables */ | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	usleep_range(1000, 2000); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Prevent the PCI-E bus from from hanging by disabling PCI-E master | 
					
						
							|  |  |  | 	 * access and verify no pending requests | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	return ixgbe_disable_pcie_master(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_led_on_generic - Turns on the software controllable LEDs. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: led number to turn on | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* To turn on the LED, set mode to ON. */ | 
					
						
							|  |  |  | 	led_reg &= ~IXGBE_LED_MODE_MASK(index); | 
					
						
							|  |  |  | 	led_reg |= IXGBE_LED_ON << IXGBE_LED_MODE_SHIFT(index); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg); | 
					
						
							| 
									
										
										
										
											2007-10-31 15:22:10 -07:00
										 |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_led_off_generic - Turns off the software controllable LEDs. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: led number to turn off | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* To turn off the LED, set mode to OFF. */ | 
					
						
							|  |  |  | 	led_reg &= ~IXGBE_LED_MODE_MASK(index); | 
					
						
							|  |  |  | 	led_reg |= IXGBE_LED_OFF << IXGBE_LED_MODE_SHIFT(index); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg); | 
					
						
							| 
									
										
										
										
											2007-10-31 15:22:10 -07:00
										 |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_init_eeprom_params_generic - Initialize EEPROM params | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Initializes the EEPROM parameters ixgbe_eeprom_info within the | 
					
						
							|  |  |  |  *  ixgbe_hw struct in order to set up EEPROM access. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	struct ixgbe_eeprom_info *eeprom = &hw->eeprom; | 
					
						
							|  |  |  | 	u32 eec; | 
					
						
							|  |  |  | 	u16 eeprom_size; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (eeprom->type == ixgbe_eeprom_uninitialized) { | 
					
						
							|  |  |  | 		eeprom->type = ixgbe_eeprom_none; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		/* Set default semaphore delay to 10ms which is a well
 | 
					
						
							|  |  |  | 		 * tested value */ | 
					
						
							|  |  |  | 		eeprom->semaphore_delay = 10; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		/* Clear EEPROM page size, it will be initialized as needed */ | 
					
						
							|  |  |  | 		eeprom->word_page_size = 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Check for EEPROM present first. | 
					
						
							|  |  |  | 		 * If not present leave as none | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 		if (eec & IXGBE_EEC_PRES) { | 
					
						
							|  |  |  | 			eeprom->type = ixgbe_eeprom_spi; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			/*
 | 
					
						
							|  |  |  | 			 * SPI EEPROM is assumed here.  This code would need to | 
					
						
							|  |  |  | 			 * change if a future EEPROM is not SPI. | 
					
						
							|  |  |  | 			 */ | 
					
						
							|  |  |  | 			eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >> | 
					
						
							|  |  |  | 					    IXGBE_EEC_SIZE_SHIFT); | 
					
						
							|  |  |  | 			eeprom->word_size = 1 << (eeprom_size + | 
					
						
							|  |  |  | 						  IXGBE_EEPROM_WORD_SIZE_SHIFT); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (eec & IXGBE_EEC_ADDR_SIZE) | 
					
						
							|  |  |  | 			eeprom->address_bits = 16; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			eeprom->address_bits = 8; | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:13 +00:00
										 |  |  | 		hw_dbg(hw, "Eeprom params: type = %d, size = %d, address bits: %d\n", | 
					
						
							|  |  |  | 		       eeprom->type, eeprom->word_size, eeprom->address_bits); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  ixgbe_write_eeprom_buffer_bit_bang_generic - Write EEPROM using bit-bang | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  @offset: offset within the EEPROM to write | 
					
						
							|  |  |  |  *  @words: number of words | 
					
						
							|  |  |  |  *  @data: 16 bit word(s) to write to EEPROM | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  Reads 16 bit word(s) from EEPROM through bit-bang method | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | s32 ixgbe_write_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					       u16 words, u16 *data) | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	u16 i, count; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (words == 0) | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset + words > hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The EEPROM page size cannot be queried from the chip. We do lazy | 
					
						
							|  |  |  | 	 * initialization. It is worth to do that when we write large buffer. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if ((hw->eeprom.word_page_size == 0) && | 
					
						
							|  |  |  | 	    (words > IXGBE_EEPROM_PAGE_SIZE_MAX)) | 
					
						
							|  |  |  | 		ixgbe_detect_eeprom_page_size_generic(hw, offset); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * We cannot hold synchronization semaphores for too long | 
					
						
							|  |  |  | 	 * to avoid other entity starvation. However it is more efficient | 
					
						
							|  |  |  | 	 * to read in bursts than synchronizing access for each word. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (i = 0; i < words; i += IXGBE_EEPROM_RD_BUFFER_MAX_COUNT) { | 
					
						
							|  |  |  | 		count = (words - i) / IXGBE_EEPROM_RD_BUFFER_MAX_COUNT > 0 ? | 
					
						
							|  |  |  | 			 IXGBE_EEPROM_RD_BUFFER_MAX_COUNT : (words - i); | 
					
						
							|  |  |  | 		status = ixgbe_write_eeprom_buffer_bit_bang(hw, offset + i, | 
					
						
							|  |  |  | 							    count, &data[i]); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (status != 0) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return status; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_write_eeprom_buffer_bit_bang - Writes 16 bit word(s) to EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be written to | 
					
						
							|  |  |  |  *  @words: number of word(s) | 
					
						
							|  |  |  |  *  @data: 16 bit word(s) to be written to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  If ixgbe_eeprom_update_checksum is not called after this function, the | 
					
						
							|  |  |  |  *  EEPROM will most likely contain an invalid checksum. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_write_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					      u16 words, u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 status; | 
					
						
							|  |  |  | 	u16 word; | 
					
						
							|  |  |  | 	u16 page_size; | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 	u8 write_opcode = IXGBE_EEPROM_WRITE_OPCODE_SPI; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	/* Prepare the EEPROM for writing  */ | 
					
						
							|  |  |  | 	status = ixgbe_acquire_eeprom(hw); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (status) | 
					
						
							|  |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (ixgbe_ready_eeprom(hw) != 0) { | 
					
						
							|  |  |  | 		ixgbe_release_eeprom(hw); | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	for (i = 0; i < words; i++) { | 
					
						
							|  |  |  | 		ixgbe_standby_eeprom(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Send the WRITE ENABLE command (8 bit opcode) */ | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, | 
					
						
							|  |  |  | 					    IXGBE_EEPROM_WREN_OPCODE_SPI, | 
					
						
							|  |  |  | 					    IXGBE_EEPROM_OPCODE_BITS); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		ixgbe_standby_eeprom(hw); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* Some SPI eeproms use the 8th address bit embedded
 | 
					
						
							|  |  |  | 		 * in the opcode | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if ((hw->eeprom.address_bits == 8) && | 
					
						
							|  |  |  | 		    ((offset + i) >= 128)) | 
					
						
							|  |  |  | 			write_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* Send the Write command (8-bit opcode + addr) */ | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, write_opcode, | 
					
						
							|  |  |  | 					    IXGBE_EEPROM_OPCODE_BITS); | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, (u16)((offset + i) * 2), | 
					
						
							|  |  |  | 					    hw->eeprom.address_bits); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		page_size = hw->eeprom.word_page_size; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Send the data in burst via SPI */ | 
					
						
							|  |  |  | 		do { | 
					
						
							|  |  |  | 			word = data[i]; | 
					
						
							|  |  |  | 			word = (word >> 8) | (word << 8); | 
					
						
							|  |  |  | 			ixgbe_shift_out_eeprom_bits(hw, word, 16); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			if (page_size == 0) | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 			/* do not wrap around page */ | 
					
						
							|  |  |  | 			if (((offset + i) & (page_size - 1)) == | 
					
						
							|  |  |  | 			    (page_size - 1)) | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 		} while (++i < words); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		ixgbe_standby_eeprom(hw); | 
					
						
							|  |  |  | 		usleep_range(10000, 20000); | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	/* Done with writing - release the EEPROM */ | 
					
						
							|  |  |  | 	ixgbe_release_eeprom(hw); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_write_eeprom_generic - Writes 16 bit value to EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be written to | 
					
						
							|  |  |  |  *  @data: 16 bit word to be written to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  If ixgbe_eeprom_update_checksum is not called after this function, the | 
					
						
							|  |  |  |  *  EEPROM will most likely contain an invalid checksum. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset >= hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return ixgbe_write_eeprom_buffer_bit_bang(hw, offset, 1, &data); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  ixgbe_read_eeprom_buffer_bit_bang_generic - Read EEPROM using bit-bang | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be read | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  @words: number of word(s) | 
					
						
							|  |  |  |  *  @data: read 16 bit words(s) from EEPROM | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  Reads 16 bit word(s) from EEPROM through bit-bang method | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | s32 ixgbe_read_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					      u16 words, u16 *data) | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	u16 i, count; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (words == 0) | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset + words > hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * We cannot hold synchronization semaphores for too long | 
					
						
							|  |  |  | 	 * to avoid other entity starvation. However it is more efficient | 
					
						
							|  |  |  | 	 * to read in bursts than synchronizing access for each word. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (i = 0; i < words; i += IXGBE_EEPROM_RD_BUFFER_MAX_COUNT) { | 
					
						
							|  |  |  | 		count = (words - i) / IXGBE_EEPROM_RD_BUFFER_MAX_COUNT > 0 ? | 
					
						
							|  |  |  | 			 IXGBE_EEPROM_RD_BUFFER_MAX_COUNT : (words - i); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		status = ixgbe_read_eeprom_buffer_bit_bang(hw, offset + i, | 
					
						
							|  |  |  | 							   count, &data[i]); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		if (status) | 
					
						
							|  |  |  | 			return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_read_eeprom_buffer_bit_bang - Read EEPROM using bit-bang | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be read | 
					
						
							|  |  |  |  *  @words: number of word(s) | 
					
						
							|  |  |  |  *  @data: read 16 bit word(s) from EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads 16 bit word(s) from EEPROM through bit-bang method | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_read_eeprom_buffer_bit_bang(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 					     u16 words, u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 status; | 
					
						
							|  |  |  | 	u16 word_in; | 
					
						
							|  |  |  | 	u8 read_opcode = IXGBE_EEPROM_READ_OPCODE_SPI; | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	/* Prepare the EEPROM for reading  */ | 
					
						
							|  |  |  | 	status = ixgbe_acquire_eeprom(hw); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (status) | 
					
						
							|  |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (ixgbe_ready_eeprom(hw) != 0) { | 
					
						
							|  |  |  | 		ixgbe_release_eeprom(hw); | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	for (i = 0; i < words; i++) { | 
					
						
							|  |  |  | 		ixgbe_standby_eeprom(hw); | 
					
						
							|  |  |  | 		/* Some SPI eeproms use the 8th address bit embedded
 | 
					
						
							|  |  |  | 		 * in the opcode | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if ((hw->eeprom.address_bits == 8) && | 
					
						
							|  |  |  | 		    ((offset + i) >= 128)) | 
					
						
							|  |  |  | 			read_opcode |= IXGBE_EEPROM_A8_OPCODE_SPI; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* Send the READ command (opcode + addr) */ | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, read_opcode, | 
					
						
							|  |  |  | 					    IXGBE_EEPROM_OPCODE_BITS); | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, (u16)((offset + i) * 2), | 
					
						
							|  |  |  | 					    hw->eeprom.address_bits); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* Read the data. */ | 
					
						
							|  |  |  | 		word_in = ixgbe_shift_in_eeprom_bits(hw, 16); | 
					
						
							|  |  |  | 		data[i] = (word_in >> 8) | (word_in << 8); | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	/* End this read operation */ | 
					
						
							|  |  |  | 	ixgbe_release_eeprom(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_read_eeprom_bit_bang_generic - Read EEPROM word using bit-bang | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be read | 
					
						
							|  |  |  |  *  @data: read 16 bit value from EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads 16 bit value from EEPROM through bit-bang method | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 				       u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset >= hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return ixgbe_read_eeprom_buffer_bit_bang(hw, offset, 1, data); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  ixgbe_read_eerd_buffer_generic - Read EEPROM word(s) using EERD | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  @offset: offset of word in the EEPROM to read | 
					
						
							|  |  |  |  *  @words: number of word(s) | 
					
						
							|  |  |  |  *  @data: 16 bit word(s) from the EEPROM | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  Reads a 16 bit word(s) from the EEPROM using the EERD register. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | s32 ixgbe_read_eerd_buffer_generic(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 				   u16 words, u16 *data) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 eerd; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	u32 i; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (words == 0) | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset >= hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	for (i = 0; i < words; i++) { | 
					
						
							| 
									
										
										
										
											2013-02-05 09:43:26 +00:00
										 |  |  | 		eerd = ((offset + i) << IXGBE_EEPROM_RW_ADDR_SHIFT) | | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		       IXGBE_EEPROM_RW_REG_START; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_EERD, eerd); | 
					
						
							|  |  |  | 		status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_READ); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		if (status == 0) { | 
					
						
							|  |  |  | 			data[i] = (IXGBE_READ_REG(hw, IXGBE_EERD) >> | 
					
						
							|  |  |  | 				   IXGBE_EEPROM_RW_REG_DATA); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			hw_dbg(hw, "Eeprom read timed out\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_detect_eeprom_page_size_generic - Detect EEPROM page size | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset within the EEPROM to be used as a scratch pad | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Discover EEPROM page size by writing marching data at given offset. | 
					
						
							|  |  |  |  *  This function is called only when we are writing a new large buffer | 
					
						
							|  |  |  |  *  at given offset so the data would be overwritten anyway. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_detect_eeprom_page_size_generic(struct ixgbe_hw *hw, | 
					
						
							|  |  |  | 						 u16 offset) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 data[IXGBE_EEPROM_PAGE_SIZE_MAX]; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	u16 i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < IXGBE_EEPROM_PAGE_SIZE_MAX; i++) | 
					
						
							|  |  |  | 		data[i] = i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw->eeprom.word_page_size = IXGBE_EEPROM_PAGE_SIZE_MAX; | 
					
						
							|  |  |  | 	status = ixgbe_write_eeprom_buffer_bit_bang(hw, offset, | 
					
						
							|  |  |  | 					     IXGBE_EEPROM_PAGE_SIZE_MAX, data); | 
					
						
							|  |  |  | 	hw->eeprom.word_page_size = 0; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (status) | 
					
						
							|  |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	status = ixgbe_read_eeprom_buffer_bit_bang(hw, offset, 1, data); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (status) | 
					
						
							|  |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * When writing in burst more than the actual page size | 
					
						
							|  |  |  | 	 * EEPROM address wraps around current page. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	hw->eeprom.word_page_size = IXGBE_EEPROM_PAGE_SIZE_MAX - data[0]; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-02 10:33:22 +00:00
										 |  |  | 	hw_dbg(hw, "Detected EEPROM page size = %d words.\n", | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	       hw->eeprom.word_page_size); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  ixgbe_read_eerd_generic - Read EEPROM word using EERD | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset of  word in the EEPROM to read | 
					
						
							|  |  |  |  *  @data: word read from the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads a 16 bit word from the EEPROM using the EERD register. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return ixgbe_read_eerd_buffer_generic(hw, offset, 1, data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_write_eewr_buffer_generic - Write EEPROM word(s) using EEWR | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset of  word in the EEPROM to write | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  @words: number of words | 
					
						
							|  |  |  |  *  @data: word(s) write to the EEPROM | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  |  *  Write a 16 bit word(s) to the EEPROM using the EEWR register. | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | s32 ixgbe_write_eewr_buffer_generic(struct ixgbe_hw *hw, u16 offset, | 
					
						
							|  |  |  | 				    u16 words, u16 *data) | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 eewr; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	u16 i; | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	hw->eeprom.ops.init_params(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (words == 0) | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (offset >= hw->eeprom.word_size) | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 	for (i = 0; i < words; i++) { | 
					
						
							|  |  |  | 		eewr = ((offset + i) << IXGBE_EEPROM_RW_ADDR_SHIFT) | | 
					
						
							|  |  |  | 		       (data[i] << IXGBE_EEPROM_RW_REG_DATA) | | 
					
						
							|  |  |  | 		       IXGBE_EEPROM_RW_REG_START; | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		if (status) { | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 			hw_dbg(hw, "Eeprom write EEWR timed out\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_EEWR, eewr); | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		if (status) { | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 			hw_dbg(hw, "Eeprom write EEWR timed out\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return status; | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 08:49:06 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_write_eewr_generic - Write EEPROM word using EEWR | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @offset: offset of  word in the EEPROM to write | 
					
						
							|  |  |  |  *  @data: word write to the EEPROM | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Write a 16 bit word to the EEPROM using the EEWR register. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_write_eewr_generic(struct ixgbe_hw *hw, u16 offset, u16 data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	return ixgbe_write_eewr_buffer_generic(hw, offset, 1, &data); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  |  *  ixgbe_poll_eerd_eewr_done - Poll EERD read or EEWR write status | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  |  *  @ee_reg: EEPROM flag for polling | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  |  *  Polls the status bit (bit 1) of the EERD or EEWR to determine when the | 
					
						
							|  |  |  |  *  read or write is done respectively. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-03-24 00:57:50 +00:00
										 |  |  | static s32 ixgbe_poll_eerd_eewr_done(struct ixgbe_hw *hw, u32 ee_reg) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							|  |  |  | 	u32 reg; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	for (i = 0; i < IXGBE_EERD_EEWR_ATTEMPTS; i++) { | 
					
						
							|  |  |  | 		if (ee_reg == IXGBE_NVM_POLL_READ) | 
					
						
							|  |  |  | 			reg = IXGBE_READ_REG(hw, IXGBE_EERD); | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			reg = IXGBE_READ_REG(hw, IXGBE_EEWR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (reg & IXGBE_EEPROM_RW_REG_DONE) { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		} | 
					
						
							|  |  |  | 		udelay(5); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_acquire_eeprom - Acquire EEPROM using bit-bang | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Prepares EEPROM for access using bit-bang method. This function should | 
					
						
							|  |  |  |  *  be called before issuing a command to the EEPROM. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_acquire_eeprom(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  | 	u32 eec; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	u32 i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-25 01:58:04 +00:00
										 |  |  | 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) != 0) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_SWFW_SYNC; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	/* Request EEPROM Access */ | 
					
						
							|  |  |  | 	eec |= IXGBE_EEC_REQ; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	for (i = 0; i < IXGBE_EEPROM_GRANT_ATTEMPTS; i++) { | 
					
						
							|  |  |  | 		eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 		if (eec & IXGBE_EEC_GNT) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		udelay(5); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	/* Release if grant not acquired */ | 
					
						
							|  |  |  | 	if (!(eec & IXGBE_EEC_GNT)) { | 
					
						
							|  |  |  | 		eec &= ~IXGBE_EEC_REQ; | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 		hw_dbg(hw, "Could not acquire EEPROM grant\n"); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM); | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Setup EEPROM for Read/Write */ | 
					
						
							|  |  |  | 	/* Clear CS and SK */ | 
					
						
							|  |  |  | 	eec &= ~(IXGBE_EEC_CS | IXGBE_EEC_SK); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_eeprom_semaphore - Get hardware semaphore | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Sets the hardware semaphores so EEPROM access can occur for bit-bang method | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_get_eeprom_semaphore(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  | 	u32 timeout = 2000; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	u32 i; | 
					
						
							|  |  |  | 	u32 swsm; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Get SMBI software semaphore between device drivers first */ | 
					
						
							|  |  |  | 	for (i = 0; i < timeout; i++) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * If the SMBI bit is 0 when we read it, then the bit will be | 
					
						
							|  |  |  | 		 * set and we have the semaphore | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		if (!(swsm & IXGBE_SWSM_SMBI)) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:50:36 +00:00
										 |  |  | 		usleep_range(50, 100); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-08 01:23:59 +00:00
										 |  |  | 	if (i == timeout) { | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:13 +00:00
										 |  |  | 		hw_dbg(hw, "Driver can't access the Eeprom - SMBI Semaphore not granted.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* this release is particularly important because our attempts
 | 
					
						
							| 
									
										
										
										
											2011-04-08 01:23:59 +00:00
										 |  |  | 		 * above to get the semaphore may have succeeded, and if there | 
					
						
							|  |  |  | 		 * was a timeout, we should unconditionally clear the semaphore | 
					
						
							|  |  |  | 		 * bits to free the driver to make progress | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		ixgbe_release_eeprom_semaphore(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:50:36 +00:00
										 |  |  | 		usleep_range(50, 100); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* one last try
 | 
					
						
							| 
									
										
										
										
											2011-04-08 01:23:59 +00:00
										 |  |  | 		 * If the SMBI bit is 0 when we read it, then the bit will be | 
					
						
							|  |  |  | 		 * set and we have the semaphore | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		if (swsm & IXGBE_SWSM_SMBI) { | 
					
						
							|  |  |  | 			hw_dbg(hw, "Software semaphore SMBI between device drivers not granted.\n"); | 
					
						
							|  |  |  | 			return IXGBE_ERR_EEPROM; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2011-04-08 01:23:59 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	/* Now get the semaphore between SW/FW through the SWESMBI bit */ | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	for (i = 0; i < timeout; i++) { | 
					
						
							|  |  |  | 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* Set the SW EEPROM semaphore bit to request access */ | 
					
						
							|  |  |  | 		swsm |= IXGBE_SWSM_SWESMBI; | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		/* If we set the bit successfully then we got the
 | 
					
						
							|  |  |  | 		 * semaphore. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		swsm = IXGBE_READ_REG(hw, IXGBE_SWSM); | 
					
						
							|  |  |  | 		if (swsm & IXGBE_SWSM_SWESMBI) | 
					
						
							|  |  |  | 			break; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		usleep_range(50, 100); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	/* Release semaphores and return error if SW EEPROM semaphore
 | 
					
						
							|  |  |  | 	 * was not granted because we don't have access to the EEPROM | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (i >= timeout) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "SWESMBI Software EEPROM semaphore not granted.\n"); | 
					
						
							|  |  |  | 		ixgbe_release_eeprom_semaphore(hw); | 
					
						
							|  |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_release_eeprom_semaphore - Release hardware semaphore | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This function clears hardware semaphore bits. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_release_eeprom_semaphore(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 swsm; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	swsm = IXGBE_READ_REG(hw, IXGBE_SWSM); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Release both semaphores by writing 0 to the bits SWESMBI and SMBI */ | 
					
						
							|  |  |  | 	swsm &= ~(IXGBE_SWSM_SWESMBI | IXGBE_SWSM_SMBI); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm); | 
					
						
							| 
									
										
										
										
											2007-10-31 15:22:10 -07:00
										 |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_ready_eeprom - Polls for EEPROM ready | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_ready_eeprom(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 	u8 spi_stat_reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Read "Status Register" repeatedly until the LSB is cleared.  The | 
					
						
							|  |  |  | 	 * EEPROM will signal that the command has been completed by clearing | 
					
						
							|  |  |  | 	 * bit 0 of the internal status register.  If it's not cleared within | 
					
						
							|  |  |  | 	 * 5 milliseconds, then error out. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (i = 0; i < IXGBE_EEPROM_MAX_RETRY_SPI; i += 5) { | 
					
						
							|  |  |  | 		ixgbe_shift_out_eeprom_bits(hw, IXGBE_EEPROM_RDSR_OPCODE_SPI, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					    IXGBE_EEPROM_OPCODE_BITS); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		spi_stat_reg = (u8)ixgbe_shift_in_eeprom_bits(hw, 8); | 
					
						
							|  |  |  | 		if (!(spi_stat_reg & IXGBE_EEPROM_STATUS_RDY_SPI)) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		udelay(5); | 
					
						
							|  |  |  | 		ixgbe_standby_eeprom(hw); | 
					
						
							| 
									
										
										
										
											2011-06-03 11:51:20 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * On some parts, SPI write time could vary from 0-20mSec on 3.3V | 
					
						
							|  |  |  | 	 * devices (and only 0-5mSec on 5V devices) | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (i >= IXGBE_EEPROM_MAX_RETRY_SPI) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "SPI EEPROM Status error\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_EEPROM; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_standby_eeprom - Returns EEPROM to a "standby" state | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_standby_eeprom(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eec; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Toggle CS to flush commands */ | 
					
						
							|  |  |  | 	eec |= IXGBE_EEC_CS; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | 	eec &= ~IXGBE_EEC_CS; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_shift_out_eeprom_bits - Shift data bits out to the EEPROM. | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @data: data to send to the EEPROM | 
					
						
							|  |  |  |  *  @count: number of bits to shift out | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_shift_out_eeprom_bits(struct ixgbe_hw *hw, u16 data, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					u16 count) | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 eec; | 
					
						
							|  |  |  | 	u32 mask; | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Mask is used to shift "count" bits of "data" out to the EEPROM | 
					
						
							|  |  |  | 	 * one bit at a time.  Determine the starting bit based on count | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	mask = 0x01 << (count - 1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < count; i++) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * A "1" is shifted out to the EEPROM by setting bit "DI" to a | 
					
						
							|  |  |  | 		 * "1", and then raising and then lowering the clock (the SK | 
					
						
							|  |  |  | 		 * bit controls the clock input to the EEPROM).  A "0" is | 
					
						
							|  |  |  | 		 * shifted out to the EEPROM by setting "DI" to "0" and then | 
					
						
							|  |  |  | 		 * raising and then lowering the clock. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (data & mask) | 
					
						
							|  |  |  | 			eec |= IXGBE_EEC_DI; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			eec &= ~IXGBE_EEC_DI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 		IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		udelay(1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		ixgbe_raise_eeprom_clk(hw, &eec); | 
					
						
							|  |  |  | 		ixgbe_lower_eeprom_clk(hw, &eec); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Shift mask to signify next bit of data to shift in to the | 
					
						
							|  |  |  | 		 * EEPROM | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		mask = mask >> 1; | 
					
						
							| 
									
										
										
										
											2011-06-03 11:51:20 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* We leave the "DI" bit set to "0" when we leave this routine. */ | 
					
						
							|  |  |  | 	eec &= ~IXGBE_EEC_DI; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_shift_in_eeprom_bits - Shift data bits in from the EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static u16 ixgbe_shift_in_eeprom_bits(struct ixgbe_hw *hw, u16 count) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eec; | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							|  |  |  | 	u16 data = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * In order to read a register from the EEPROM, we need to shift | 
					
						
							|  |  |  | 	 * 'count' bits in from the EEPROM. Bits are "shifted in" by raising | 
					
						
							|  |  |  | 	 * the clock input to the EEPROM (setting the SK bit), and then reading | 
					
						
							|  |  |  | 	 * the value of the "DO" bit.  During this "shifting in" process the | 
					
						
							|  |  |  | 	 * "DI" bit should always be clear. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eec &= ~(IXGBE_EEC_DO | IXGBE_EEC_DI); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < count; i++) { | 
					
						
							|  |  |  | 		data = data << 1; | 
					
						
							|  |  |  | 		ixgbe_raise_eeprom_clk(hw, &eec); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		eec &= ~(IXGBE_EEC_DI); | 
					
						
							|  |  |  | 		if (eec & IXGBE_EEC_DO) | 
					
						
							|  |  |  | 			data |= 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		ixgbe_lower_eeprom_clk(hw, &eec); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return data; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_raise_eeprom_clk - Raises the EEPROM's clock input. | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @eec: EEC register's current value | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_raise_eeprom_clk(struct ixgbe_hw *hw, u32 *eec) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Raise the clock input to the EEPROM | 
					
						
							|  |  |  | 	 * (setting the SK bit), then delay | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	*eec = *eec | IXGBE_EEC_SK; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, *eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_lower_eeprom_clk - Lowers the EEPROM's clock input. | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @eecd: EECD's current value | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_lower_eeprom_clk(struct ixgbe_hw *hw, u32 *eec) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Lower the clock input to the EEPROM (clearing the SK bit), then | 
					
						
							|  |  |  | 	 * delay | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	*eec = *eec & ~IXGBE_EEC_SK; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, *eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_release_eeprom - Release EEPROM, release semaphores | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_release_eeprom(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 eec; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eec = IXGBE_READ_REG(hw, IXGBE_EEC); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	eec |= IXGBE_EEC_CS;  /* Pull CS high */ | 
					
						
							|  |  |  | 	eec &= ~IXGBE_EEC_SK; /* Lower SCK */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	udelay(1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Stop requesting EEPROM access */ | 
					
						
							|  |  |  | 	eec &= ~IXGBE_EEC_REQ; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_EEC, eec); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-05 18:59:20 -08:00
										 |  |  | 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM); | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-18 09:32:53 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Delay before attempt to obtain semaphore again to allow FW | 
					
						
							|  |  |  | 	 * access. semaphore_delay is in ms we need us for usleep_range | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	usleep_range(hw->eeprom.semaphore_delay * 1000, | 
					
						
							|  |  |  | 		     hw->eeprom.semaphore_delay * 2000); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  |  *  ixgbe_calc_eeprom_checksum_generic - Calculates and returns the checksum | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | u16 ixgbe_calc_eeprom_checksum_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u16 i; | 
					
						
							|  |  |  | 	u16 j; | 
					
						
							|  |  |  | 	u16 checksum = 0; | 
					
						
							|  |  |  | 	u16 length = 0; | 
					
						
							|  |  |  | 	u16 pointer = 0; | 
					
						
							|  |  |  | 	u16 word = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Include 0x0-0x3F in the checksum */ | 
					
						
							|  |  |  | 	for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		if (hw->eeprom.ops.read(hw, i, &word) != 0) { | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 			hw_dbg(hw, "EEPROM read failed\n"); | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		checksum += word; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Include all data from pointers except for the fw pointer */ | 
					
						
							|  |  |  | 	for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		hw->eeprom.ops.read(hw, i, &pointer); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/* Make sure the pointer seems valid */ | 
					
						
							|  |  |  | 		if (pointer != 0xFFFF && pointer != 0) { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 			hw->eeprom.ops.read(hw, pointer, &length); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 			if (length != 0xFFFF && length != 0) { | 
					
						
							|  |  |  | 				for (j = pointer+1; j <= pointer+length; j++) { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 					hw->eeprom.ops.read(hw, j, &word); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 					checksum += word; | 
					
						
							|  |  |  | 				} | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	checksum = (u16)IXGBE_EEPROM_SUM - checksum; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return checksum; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_validate_eeprom_checksum_generic - Validate EEPROM checksum | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @checksum_val: calculated checksum | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Performs checksum calculation and validates the EEPROM checksum.  If the | 
					
						
							|  |  |  |  *  caller does not need checksum_val, the value can be NULL. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					   u16 *checksum_val) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	s32 status; | 
					
						
							|  |  |  | 	u16 checksum; | 
					
						
							|  |  |  | 	u16 read_checksum = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Read the first word from the EEPROM. If this times out or fails, do | 
					
						
							|  |  |  | 	 * not continue or we could be in for a very long wait while every | 
					
						
							|  |  |  | 	 * EEPROM read fails | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	status = hw->eeprom.ops.read(hw, 0, &checksum); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (status == 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 		checksum = hw->eeprom.ops.calc_checksum(hw); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		hw->eeprom.ops.read(hw, IXGBE_EEPROM_CHECKSUM, &read_checksum); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Verify read checksum from EEPROM is the same as | 
					
						
							|  |  |  | 		 * calculated checksum | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (read_checksum != checksum) | 
					
						
							|  |  |  | 			status = IXGBE_ERR_EEPROM_CHECKSUM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* If the user cares, return the calculated checksum */ | 
					
						
							|  |  |  | 		if (checksum_val) | 
					
						
							|  |  |  | 			*checksum_val = checksum; | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		hw_dbg(hw, "EEPROM read failed\n"); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return status; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_update_eeprom_checksum_generic - Updates the EEPROM checksum | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s32 status; | 
					
						
							|  |  |  | 	u16 checksum; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Read the first word from the EEPROM. If this times out or fails, do | 
					
						
							|  |  |  | 	 * not continue or we could be in for a very long wait while every | 
					
						
							|  |  |  | 	 * EEPROM read fails | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	status = hw->eeprom.ops.read(hw, 0, &checksum); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (status == 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 		checksum = hw->eeprom.ops.calc_checksum(hw); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		status = hw->eeprom.ops.write(hw, IXGBE_EEPROM_CHECKSUM, | 
					
						
							| 
									
										
										
										
											2011-02-19 08:43:44 +00:00
										 |  |  | 					      checksum); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	} else { | 
					
						
							|  |  |  | 		hw_dbg(hw, "EEPROM read failed\n"); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return status; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_set_rar_generic - Set Rx address register | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: Receive address register to write | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  @addr: Address to put into receive address register | 
					
						
							|  |  |  |  *  @vmdq: VMDq "set" or "pool" index | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @enable_addr: set flag that address is active | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Puts an ethernet address into a receive address register. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 			  u32 enable_addr) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 rar_low, rar_high; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	u32 rar_entries = hw->mac.num_rar_entries; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/* Make sure we are using a valid rar index range */ | 
					
						
							|  |  |  | 	if (index >= rar_entries) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "RAR index %d is out of range.\n", index); | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	/* setup VMDq pool selection before this RAR gets enabled */ | 
					
						
							|  |  |  | 	hw->mac.ops.set_vmdq(hw, index, vmdq); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * HW expects these in little endian so we reverse the byte | 
					
						
							|  |  |  | 	 * order from network order (big endian) to little endian | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	rar_low = ((u32)addr[0] | | 
					
						
							|  |  |  | 		   ((u32)addr[1] << 8) | | 
					
						
							|  |  |  | 		   ((u32)addr[2] << 16) | | 
					
						
							|  |  |  | 		   ((u32)addr[3] << 24)); | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Some parts put the VMDq setting in the extra RAH bits, | 
					
						
							|  |  |  | 	 * so save everything except the lower 16 bits that hold part | 
					
						
							|  |  |  | 	 * of the address and the address valid bit. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index)); | 
					
						
							|  |  |  | 	rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV); | 
					
						
							|  |  |  | 	rar_high |= ((u32)addr[4] | ((u32)addr[5] << 8)); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	if (enable_addr != 0) | 
					
						
							|  |  |  | 		rar_high |= IXGBE_RAH_AV; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RAL(index), rar_low); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high); | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_clear_rar_generic - Remove Rx address register | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: Receive address register to write | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Clears an ethernet address from a receive address register. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 rar_high; | 
					
						
							|  |  |  | 	u32 rar_entries = hw->mac.num_rar_entries; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Make sure we are using a valid rar index range */ | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	if (index >= rar_entries) { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		hw_dbg(hw, "RAR index %d is out of range.\n", index); | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Some parts put the VMDq setting in the extra RAH bits, | 
					
						
							|  |  |  | 	 * so save everything except the lower 16 bits that hold part | 
					
						
							|  |  |  | 	 * of the address and the address valid bit. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	rar_high = IXGBE_READ_REG(hw, IXGBE_RAH(index)); | 
					
						
							|  |  |  | 	rar_high &= ~(0x0000FFFF | IXGBE_RAH_AV); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RAL(index), 0); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RAH(index), rar_high); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	/* clear VMDq pool/queue selection for this RAR */ | 
					
						
							|  |  |  | 	hw->mac.ops.clear_vmdq(hw, index, IXGBE_CLEAR_VMDQ_ALL); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_init_rx_addrs_generic - Initializes receive address filters. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Places the MAC address in receive address register 0 and clears the rest | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  of the receive address registers. Clears the multicast table. Assumes | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  the receiver is in reset when the routine is called. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							| 
									
										
										
										
											2008-08-26 04:27:02 -07:00
										 |  |  | 	u32 rar_entries = hw->mac.num_rar_entries; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If the current mac address is valid, assume it is a software override | 
					
						
							|  |  |  | 	 * to the permanent address. | 
					
						
							|  |  |  | 	 * Otherwise, use the permanent address from the eeprom. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-10-24 17:19:02 +00:00
										 |  |  | 	if (!is_valid_ether_addr(hw->mac.addr)) { | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		/* Get the MAC address from the RAR0 for later reference */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		hw->mac.ops.get_mac_addr(hw, hw->mac.addr); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-05 06:56:52 +00:00
										 |  |  | 		hw_dbg(hw, " Keeping Current RAR0 Addr =%pM\n", hw->mac.addr); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} else { | 
					
						
							|  |  |  | 		/* Setup the receive address. */ | 
					
						
							|  |  |  | 		hw_dbg(hw, "Overriding MAC Address in RAR[0]\n"); | 
					
						
							| 
									
										
										
										
											2010-01-05 06:56:52 +00:00
										 |  |  | 		hw_dbg(hw, " New MAC Addr =%pM\n", hw->mac.addr); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 		hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV); | 
					
						
							| 
									
										
										
										
											2011-01-19 18:33:05 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		/*  clear VMDq pool/queue selection for RAR 0 */ | 
					
						
							|  |  |  | 		hw->mac.ops.clear_vmdq(hw, 0, IXGBE_CLEAR_VMDQ_ALL); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw->addr_ctrl.overflow_promisc = 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	hw->addr_ctrl.rar_used_count = 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Zero out the other receive addresses. */ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw_dbg(hw, "Clearing RAR[1-%d]\n", rar_entries - 1); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	for (i = 1; i < rar_entries; i++) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RAL(i), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RAH(i), 0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Clear the MTA */ | 
					
						
							|  |  |  | 	hw->addr_ctrl.mta_in_use = 0; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw_dbg(hw, " Clearing MTA\n"); | 
					
						
							| 
									
										
										
										
											2008-08-26 04:27:02 -07:00
										 |  |  | 	for (i = 0; i < hw->mac.mcft_size; i++) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MTA(i), 0); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	if (hw->mac.ops.init_uta_tables) | 
					
						
							|  |  |  | 		hw->mac.ops.init_uta_tables(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_mta_vector - Determines bit-vector in multicast table to set | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @mc_addr: the multicast address | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Extracts the 12 bits, from a multicast address, to determine which | 
					
						
							|  |  |  |  *  bit-vector to set in the multicast table. The hardware uses 12 bits, from | 
					
						
							|  |  |  |  *  incoming rx multicast addresses, to determine the bit-vector to check in | 
					
						
							|  |  |  |  *  the MTA. Which of the 4 combination, of 12-bits, the hardware uses is set | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  by the MO field of the MCSTCTRL. The MO field is set during initialization | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  to mc_filter_type. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_mta_vector(struct ixgbe_hw *hw, u8 *mc_addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 vector = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (hw->mac.mc_filter_type) { | 
					
						
							| 
									
										
										
										
											2008-09-11 20:04:46 -07:00
										 |  |  | 	case 0:   /* use bits [47:36] of the address */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		vector = ((mc_addr[4] >> 4) | (((u16)mc_addr[5]) << 4)); | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-09-11 20:04:46 -07:00
										 |  |  | 	case 1:   /* use bits [46:35] of the address */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		vector = ((mc_addr[4] >> 3) | (((u16)mc_addr[5]) << 5)); | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-09-11 20:04:46 -07:00
										 |  |  | 	case 2:   /* use bits [45:34] of the address */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		vector = ((mc_addr[4] >> 2) | (((u16)mc_addr[5]) << 6)); | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-09-11 20:04:46 -07:00
										 |  |  | 	case 3:   /* use bits [43:32] of the address */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		vector = ((mc_addr[4]) | (((u16)mc_addr[5]) << 8)); | 
					
						
							|  |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2008-09-11 20:04:46 -07:00
										 |  |  | 	default:  /* Invalid mc_filter_type */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		hw_dbg(hw, "MC filter type param set incorrectly\n"); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* vector can only be 12-bits or boundary will be exceeded */ | 
					
						
							|  |  |  | 	vector &= 0xFFF; | 
					
						
							|  |  |  | 	return vector; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_mta - Set bit-vector in multicast table | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @hash_value: Multicast address hash value | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Sets the bit-vector in the multicast table. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 vector; | 
					
						
							|  |  |  | 	u32 vector_bit; | 
					
						
							|  |  |  | 	u32 vector_reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw->addr_ctrl.mta_in_use++; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	vector = ixgbe_mta_vector(hw, mc_addr); | 
					
						
							|  |  |  | 	hw_dbg(hw, " bit-vector = 0x%03X\n", vector); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The MTA is a register array of 128 32-bit registers. It is treated | 
					
						
							|  |  |  | 	 * like an array of 4096 bits.  We want to set bit | 
					
						
							|  |  |  | 	 * BitArray[vector_value]. So we figure out what register the bit is | 
					
						
							|  |  |  | 	 * in, read it, OR in the new bit, then write back the new value.  The | 
					
						
							|  |  |  | 	 * register is determined by the upper 7 bits of the vector value and | 
					
						
							|  |  |  | 	 * the bit within that register are determined by the lower 5 bits of | 
					
						
							|  |  |  | 	 * the value. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	vector_reg = (vector >> 5) & 0x7F; | 
					
						
							|  |  |  | 	vector_bit = vector & 0x1F; | 
					
						
							| 
									
										
										
										
											2011-02-18 08:58:27 +00:00
										 |  |  | 	hw->mac.mta_shadow[vector_reg] |= (1 << vector_bit); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_update_mc_addr_list_generic - Updates MAC list of multicast addresses | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2010-03-23 22:58:01 +00:00
										 |  |  |  *  @netdev: pointer to net device structure | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  * | 
					
						
							|  |  |  |  *  The given list replaces any existing list. Clears the MC addrs from receive | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  address registers and the multicast table. Uses unused receive address | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  registers for the first multicast addresses, and hashes the rest into the | 
					
						
							|  |  |  |  *  multicast table. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2010-03-23 22:58:01 +00:00
										 |  |  | s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw, | 
					
						
							|  |  |  | 				      struct net_device *netdev) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-04-01 21:22:57 +00:00
										 |  |  | 	struct netdev_hw_addr *ha; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	u32 i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set the new number of MC addresses that we are being requested to | 
					
						
							|  |  |  | 	 * use. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2010-03-23 22:58:01 +00:00
										 |  |  | 	hw->addr_ctrl.num_mc_addrs = netdev_mc_count(netdev); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	hw->addr_ctrl.mta_in_use = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-18 08:58:27 +00:00
										 |  |  | 	/* Clear mta_shadow */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	hw_dbg(hw, " Clearing MTA\n"); | 
					
						
							| 
									
										
										
										
											2011-02-18 08:58:27 +00:00
										 |  |  | 	memset(&hw->mac.mta_shadow, 0, sizeof(hw->mac.mta_shadow)); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-18 08:58:27 +00:00
										 |  |  | 	/* Update mta shadow */ | 
					
						
							| 
									
										
										
										
											2010-04-01 21:22:57 +00:00
										 |  |  | 	netdev_for_each_mc_addr(ha, netdev) { | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		hw_dbg(hw, " Adding the multicast addresses:\n"); | 
					
						
							| 
									
										
										
										
											2010-04-01 21:22:57 +00:00
										 |  |  | 		ixgbe_set_mta(hw, ha->addr); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Enable mta */ | 
					
						
							| 
									
										
										
										
											2011-02-18 08:58:27 +00:00
										 |  |  | 	for (i = 0; i < hw->mac.mcft_size; i++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG_ARRAY(hw, IXGBE_MTA(0), i, | 
					
						
							|  |  |  | 				      hw->mac.mta_shadow[i]); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	if (hw->addr_ctrl.mta_in_use > 0) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 				IXGBE_MCSTCTRL_MFE | hw->mac.mc_filter_type); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	hw_dbg(hw, "ixgbe_update_mc_addr_list_generic Complete\n"); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_enable_mc_generic - Enable multicast address in RAR | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  Enables multicast address in RAR and the use of the multicast hash table. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	struct ixgbe_addr_filter_info *a = &hw->addr_ctrl; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	if (a->mta_in_use > 0) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, IXGBE_MCSTCTRL_MFE | | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 				hw->mac.mc_filter_type); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_disable_mc_generic - Disable multicast address in RAR | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  Disables multicast address in RAR and the use of the multicast hash table. | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	struct ixgbe_addr_filter_info *a = &hw->addr_ctrl; | 
					
						
							| 
									
										
										
										
											2008-08-26 04:27:10 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  | 	if (a->mta_in_use > 0) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MCSTCTRL, hw->mac.mc_filter_type); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  |  *  ixgbe_fc_enable_generic - Enable flow control | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enable flow control according to the current settings. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 	u32 mflcn_reg, fccfg_reg; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	u32 reg; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:26:44 -08:00
										 |  |  | 	u32 fcrtl, fcrth; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 	int i; | 
					
						
							| 
									
										
										
										
											2009-05-17 12:34:55 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 	/* Validate the water mark configuration. */ | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (!hw->fc.pause_time) | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_LINK_SETTINGS; | 
					
						
							| 
									
										
										
										
											2009-05-17 12:34:55 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 	/* Low water mark of zero causes XOFF floods */ | 
					
						
							|  |  |  | 	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) { | 
					
						
							|  |  |  | 		if ((hw->fc.current_mode & ixgbe_fc_tx_pause) && | 
					
						
							|  |  |  | 		    hw->fc.high_water[i]) { | 
					
						
							|  |  |  | 			if (!hw->fc.low_water[i] || | 
					
						
							|  |  |  | 			    hw->fc.low_water[i] >= hw->fc.high_water[i]) { | 
					
						
							|  |  |  | 				hw_dbg(hw, "Invalid water mark configuration\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 				return IXGBE_ERR_INVALID_LINK_SETTINGS; | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 	/* Negotiate the fc mode to use */ | 
					
						
							| 
									
										
										
										
											2012-03-28 08:03:48 +00:00
										 |  |  | 	ixgbe_fc_autoneg(hw); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 	/* Disable any previous flow control settings */ | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	mflcn_reg = IXGBE_READ_REG(hw, IXGBE_MFLCN); | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 	mflcn_reg &= ~(IXGBE_MFLCN_RPFCE_MASK | IXGBE_MFLCN_RFCE); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	fccfg_reg = IXGBE_READ_REG(hw, IXGBE_FCCFG); | 
					
						
							|  |  |  | 	fccfg_reg &= ~(IXGBE_FCCFG_TFCE_802_3X | IXGBE_FCCFG_TFCE_PRIORITY); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The possible values of fc.current_mode are: | 
					
						
							|  |  |  | 	 * 0: Flow control is completely disabled | 
					
						
							|  |  |  | 	 * 1: Rx flow control is enabled (we can receive pause frames, | 
					
						
							|  |  |  | 	 *    but not send pause frames). | 
					
						
							| 
									
										
										
										
											2009-03-25 22:10:42 +00:00
										 |  |  | 	 * 2: Tx flow control is enabled (we can send pause frames but | 
					
						
							|  |  |  | 	 *    we do not support receiving pause frames). | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	 * 3: Both Rx and Tx flow control (symmetric) are enabled. | 
					
						
							|  |  |  | 	 * other: Invalid. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	switch (hw->fc.current_mode) { | 
					
						
							|  |  |  | 	case ixgbe_fc_none: | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Flow control is disabled by software override or autoneg. | 
					
						
							|  |  |  | 		 * The code below will actually disable it in the HW. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_fc_rx_pause: | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Rx Flow control is enabled and Tx Flow control is | 
					
						
							|  |  |  | 		 * disabled by software override. Since there really | 
					
						
							|  |  |  | 		 * isn't a way to advertise that we are capable of RX | 
					
						
							|  |  |  | 		 * Pause ONLY, we will advertise that we support both | 
					
						
							|  |  |  | 		 * symmetric and asymmetric Rx PAUSE.  Later, we will | 
					
						
							|  |  |  | 		 * disable the adapter's ability to send PAUSE frames. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		mflcn_reg |= IXGBE_MFLCN_RFCE; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_fc_tx_pause: | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Tx Flow control is enabled, and Rx Flow control is | 
					
						
							|  |  |  | 		 * disabled by software override. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_fc_full: | 
					
						
							|  |  |  | 		/* Flow control (both Rx and Tx) is enabled by SW override. */ | 
					
						
							|  |  |  | 		mflcn_reg |= IXGBE_MFLCN_RFCE; | 
					
						
							|  |  |  | 		fccfg_reg |= IXGBE_FCCFG_TFCE_802_3X; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		hw_dbg(hw, "Flow control param set incorrectly\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_CONFIG; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 	/* Set 802.3x based flow control settings. */ | 
					
						
							| 
									
										
										
										
											2009-04-09 22:26:21 +00:00
										 |  |  | 	mflcn_reg |= IXGBE_MFLCN_DPF; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_MFLCN, mflcn_reg); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_FCCFG, fccfg_reg); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 	/* Set up and enable Rx high/low water mark thresholds, enable XON. */ | 
					
						
							|  |  |  | 	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) { | 
					
						
							|  |  |  | 		if ((hw->fc.current_mode & ixgbe_fc_tx_pause) && | 
					
						
							|  |  |  | 		    hw->fc.high_water[i]) { | 
					
						
							| 
									
										
										
										
											2014-04-05 02:35:52 +00:00
										 |  |  | 			fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE; | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(i), fcrtl); | 
					
						
							|  |  |  | 			fcrth = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN; | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_FCRTL_82599(i), 0); | 
					
						
							|  |  |  | 			/*
 | 
					
						
							|  |  |  | 			 * In order to prevent Tx hangs when the internal Tx | 
					
						
							|  |  |  | 			 * switch is enabled we must set the high water mark | 
					
						
							|  |  |  | 			 * to the maximum FCRTH value.  This allows the Tx | 
					
						
							|  |  |  | 			 * switch to function even under heavy Rx workloads. | 
					
						
							|  |  |  | 			 */ | 
					
						
							|  |  |  | 			fcrth = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(i)) - 32; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_FCRTH_82599(i), fcrth); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-11-16 19:26:44 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	/* Configure pause time (2 TCs per register) */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:48:48 +00:00
										 |  |  | 	reg = hw->fc.pause_time * 0x00010001; | 
					
						
							|  |  |  | 	for (i = 0; i < (MAX_TRAFFIC_CLASS / 2); i++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2); | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  |  *  ixgbe_negotiate_fc - Negotiate flow control | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  |  *  @adv_reg: flow control advertised settings | 
					
						
							|  |  |  |  *  @lp_reg: link partner's flow control settings | 
					
						
							|  |  |  |  *  @adv_sym: symmetric pause bit in advertisement | 
					
						
							|  |  |  |  *  @adv_asm: asymmetric pause bit in advertisement | 
					
						
							|  |  |  |  *  @lp_sym: symmetric pause bit in link partner advertisement | 
					
						
							|  |  |  |  *  @lp_asm: asymmetric pause bit in link partner advertisement | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  |  *  Find the intersection between advertised settings and link partner's | 
					
						
							|  |  |  |  *  advertised settings | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | static s32 ixgbe_negotiate_fc(struct ixgbe_hw *hw, u32 adv_reg, u32 lp_reg, | 
					
						
							|  |  |  | 			      u32 adv_sym, u32 adv_asm, u32 lp_sym, u32 lp_asm) | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	if ((!(adv_reg)) ||  (!(lp_reg))) | 
					
						
							|  |  |  | 		return IXGBE_ERR_FC_NOT_NEGOTIATED; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	if ((adv_reg & adv_sym) && (lp_reg & lp_sym)) { | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * Now we need to check if the user selected Rx ONLY | 
					
						
							|  |  |  | 		 * of pause frames.  In this case, we had to advertise | 
					
						
							|  |  |  | 		 * FULL flow control because we could not advertise RX | 
					
						
							|  |  |  | 		 * ONLY. Hence, we must now check to see if we need to | 
					
						
							|  |  |  | 		 * turn OFF the TRANSMISSION of PAUSE frames. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (hw->fc.requested_mode == ixgbe_fc_full) { | 
					
						
							|  |  |  | 			hw->fc.current_mode = ixgbe_fc_full; | 
					
						
							|  |  |  | 			hw_dbg(hw, "Flow Control = FULL.\n"); | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			hw->fc.current_mode = ixgbe_fc_rx_pause; | 
					
						
							|  |  |  | 			hw_dbg(hw, "Flow Control=RX PAUSE frames only\n"); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else if (!(adv_reg & adv_sym) && (adv_reg & adv_asm) && | 
					
						
							|  |  |  | 		   (lp_reg & lp_sym) && (lp_reg & lp_asm)) { | 
					
						
							|  |  |  | 		hw->fc.current_mode = ixgbe_fc_tx_pause; | 
					
						
							|  |  |  | 		hw_dbg(hw, "Flow Control = TX PAUSE frames only.\n"); | 
					
						
							|  |  |  | 	} else if ((adv_reg & adv_sym) && (adv_reg & adv_asm) && | 
					
						
							|  |  |  | 		   !(lp_reg & lp_sym) && (lp_reg & lp_asm)) { | 
					
						
							|  |  |  | 		hw->fc.current_mode = ixgbe_fc_rx_pause; | 
					
						
							|  |  |  | 		hw_dbg(hw, "Flow Control = RX PAUSE frames only.\n"); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	} else { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		hw->fc.current_mode = ixgbe_fc_none; | 
					
						
							|  |  |  | 		hw_dbg(hw, "Flow Control = NONE.\n"); | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_fc_autoneg_fiber - Enable flow control on 1 gig fiber | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enable flow control according on 1 gig fiber. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_fc_autoneg_fiber(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 pcs_anadv_reg, pcs_lpab_reg, linkstat; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * On multispeed fiber at 1g, bail out if | 
					
						
							|  |  |  | 	 * - link is up but AN did not complete, or if | 
					
						
							|  |  |  | 	 * - link is up and AN completed but timed out | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	linkstat = IXGBE_READ_REG(hw, IXGBE_PCS1GLSTA); | 
					
						
							| 
									
										
										
										
											2011-07-28 01:00:58 +00:00
										 |  |  | 	if ((!!(linkstat & IXGBE_PCS1GLSTA_AN_COMPLETE) == 0) || | 
					
						
							| 
									
										
										
										
											2012-03-28 08:03:48 +00:00
										 |  |  | 	    (!!(linkstat & IXGBE_PCS1GLSTA_AN_TIMED_OUT) == 1)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_FC_NOT_NEGOTIATED; | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	pcs_anadv_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANA); | 
					
						
							|  |  |  | 	pcs_lpab_reg = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ret_val =  ixgbe_negotiate_fc(hw, pcs_anadv_reg, | 
					
						
							|  |  |  | 			       pcs_lpab_reg, IXGBE_PCS1GANA_SYM_PAUSE, | 
					
						
							|  |  |  | 			       IXGBE_PCS1GANA_ASM_PAUSE, | 
					
						
							|  |  |  | 			       IXGBE_PCS1GANA_SYM_PAUSE, | 
					
						
							|  |  |  | 			       IXGBE_PCS1GANA_ASM_PAUSE); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_fc_autoneg_backplane - Enable flow control IEEE clause 37 | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enable flow control according to IEEE clause 37. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_fc_autoneg_backplane(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 links2, anlp1_reg, autoc_reg, links; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-24 18:51:28 +00:00
										 |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	 * On backplane, bail out if | 
					
						
							|  |  |  | 	 * - backplane autoneg was not completed, or if | 
					
						
							|  |  |  | 	 * - we are 82599 and link partner is not AN enabled | 
					
						
							| 
									
										
										
										
											2009-11-24 18:51:28 +00:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	links = IXGBE_READ_REG(hw, IXGBE_LINKS); | 
					
						
							| 
									
										
										
										
											2012-03-28 08:03:48 +00:00
										 |  |  | 	if ((links & IXGBE_LINKS_KX_AN_COMP) == 0) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_FC_NOT_NEGOTIATED; | 
					
						
							| 
									
										
										
										
											2009-11-24 18:51:28 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	if (hw->mac.type == ixgbe_mac_82599EB) { | 
					
						
							|  |  |  | 		links2 = IXGBE_READ_REG(hw, IXGBE_LINKS2); | 
					
						
							| 
									
										
										
										
											2012-03-28 08:03:48 +00:00
										 |  |  | 		if ((links2 & IXGBE_LINKS2_AN_SUPPORTED) == 0) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return IXGBE_ERR_FC_NOT_NEGOTIATED; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	 * Read the 10g AN autoc and LP ability registers and resolve | 
					
						
							| 
									
										
										
										
											2009-02-06 21:46:54 -08:00
										 |  |  | 	 * local flow control settings accordingly | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC); | 
					
						
							|  |  |  | 	anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1); | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	ret_val = ixgbe_negotiate_fc(hw, autoc_reg, | 
					
						
							|  |  |  | 		anlp1_reg, IXGBE_AUTOC_SYM_PAUSE, IXGBE_AUTOC_ASM_PAUSE, | 
					
						
							|  |  |  | 		IXGBE_ANLP1_SYM_PAUSE, IXGBE_ANLP1_ASM_PAUSE); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_fc_autoneg_copper - Enable flow control IEEE clause 37 | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enable flow control according to IEEE clause 37. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_fc_autoneg_copper(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 technology_ability_reg = 0; | 
					
						
							|  |  |  | 	u16 lp_technology_ability_reg = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw->phy.ops.read_reg(hw, MDIO_AN_ADVERTISE, | 
					
						
							|  |  |  | 			     MDIO_MMD_AN, | 
					
						
							|  |  |  | 			     &technology_ability_reg); | 
					
						
							|  |  |  | 	hw->phy.ops.read_reg(hw, MDIO_AN_LPA, | 
					
						
							|  |  |  | 			     MDIO_MMD_AN, | 
					
						
							|  |  |  | 			     &lp_technology_ability_reg); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return ixgbe_negotiate_fc(hw, (u32)technology_ability_reg, | 
					
						
							|  |  |  | 				  (u32)lp_technology_ability_reg, | 
					
						
							|  |  |  | 				  IXGBE_TAF_SYM_PAUSE, IXGBE_TAF_ASM_PAUSE, | 
					
						
							|  |  |  | 				  IXGBE_TAF_SYM_PAUSE, IXGBE_TAF_ASM_PAUSE); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  |  *  ixgbe_fc_autoneg - Configure flow control | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  |  *  Compares our advertised flow control capabilities to those advertised by | 
					
						
							|  |  |  |  *  our link partner, and determines the proper flow control mode to use. | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | void ixgbe_fc_autoneg(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	s32 ret_val = IXGBE_ERR_FC_NOT_NEGOTIATED; | 
					
						
							|  |  |  | 	ixgbe_link_speed speed; | 
					
						
							|  |  |  | 	bool link_up; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	 * AN should have completed when the cable was plugged in. | 
					
						
							|  |  |  | 	 * Look for reasons to bail out.  Bail out if: | 
					
						
							|  |  |  | 	 * - FC autoneg is disabled, or if | 
					
						
							|  |  |  | 	 * - link is not up. | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * Since we're being called from an LSC, link is already known to be up. | 
					
						
							|  |  |  | 	 * So use link_up_wait_to_complete=false. | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	if (hw->fc.disable_fc_autoneg) | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 		goto out; | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	hw->mac.ops.check_link(hw, &speed, &link_up, false); | 
					
						
							|  |  |  | 	if (!link_up) | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | 		goto out; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	switch (hw->phy.media_type) { | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	/* Autoneg flow control on fiber adapters */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	case ixgbe_media_type_fiber: | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		if (speed == IXGBE_LINK_SPEED_1GB_FULL) | 
					
						
							|  |  |  | 			ret_val = ixgbe_fc_autoneg_fiber(hw); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Autoneg flow control on backplane adapters */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	case ixgbe_media_type_backplane: | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 		ret_val = ixgbe_fc_autoneg_backplane(hw); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	/* Autoneg flow control on copper adapters */ | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	case ixgbe_media_type_copper: | 
					
						
							| 
									
										
										
										
											2013-07-31 02:19:24 +00:00
										 |  |  | 		if (ixgbe_device_supports_autoneg_fc(hw)) | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 			ret_val = ixgbe_fc_autoneg_copper(hw); | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 		break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2009-06-04 11:11:13 +00:00
										 |  |  | 		break; | 
					
						
							| 
									
										
										
										
											2011-02-26 06:40:16 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | out: | 
					
						
							| 
									
										
										
										
											2012-04-19 17:49:56 +00:00
										 |  |  | 	if (ret_val == 0) { | 
					
						
							|  |  |  | 		hw->fc.fc_was_autonegged = true; | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		hw->fc.fc_was_autonegged = false; | 
					
						
							|  |  |  | 		hw->fc.current_mode = hw->fc.requested_mode; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:40 -08:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * ixgbe_pcie_timeout_poll - Return number of times to poll for completion | 
					
						
							|  |  |  |  * @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * System-wide timeout range is encoded in PCIe Device Control2 register. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Add 10% to specified maximum and return the number of times to poll for | 
					
						
							|  |  |  |  *  completion timeout, in units of 100 microsec.  Never return less than | 
					
						
							|  |  |  |  *  800 = 80 millisec. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static u32 ixgbe_pcie_timeout_poll(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	s16 devctl2; | 
					
						
							|  |  |  | 	u32 pollcnt; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-22 01:23:58 +00:00
										 |  |  | 	devctl2 = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_CONTROL2); | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:40 -08:00
										 |  |  | 	devctl2 &= IXGBE_PCIDEVCTRL2_TIMEO_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (devctl2) { | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_65_130ms: | 
					
						
							|  |  |  | 		 pollcnt = 1300;         /* 130 millisec */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_260_520ms: | 
					
						
							|  |  |  | 		pollcnt = 5200;         /* 520 millisec */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_1_2s: | 
					
						
							|  |  |  | 		pollcnt = 20000;        /* 2 sec */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_4_8s: | 
					
						
							|  |  |  | 		pollcnt = 80000;        /* 8 sec */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_17_34s: | 
					
						
							|  |  |  | 		pollcnt = 34000;        /* 34 sec */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_50_100us:        /* 100 microsecs */ | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_1_2ms:           /* 2 millisecs */ | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_16_32ms:         /* 32 millisec */ | 
					
						
							|  |  |  | 	case IXGBE_PCIDEVCTRL2_16_32ms_def:     /* 32 millisec default */ | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		pollcnt = 800;          /* 80 millisec minimum */ | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* add 10% to spec maximum */ | 
					
						
							|  |  |  | 	return (pollcnt * 11) / 10; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_disable_pcie_master - Disable PCI-express master access | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Disables PCI-Express master access and verifies there are no pending | 
					
						
							|  |  |  |  *  requests. IXGBE_ERR_MASTER_REQUESTS_PENDING is returned if master disable | 
					
						
							|  |  |  |  *  bit hasn't caused the master requests to be disabled, else 0 | 
					
						
							|  |  |  |  *  is returned signifying master requests disabled. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | static s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:40 -08:00
										 |  |  | 	u32 i, poll; | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	u16 value; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Always set this bit to ensure any future transactions are blocked */ | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_CTRL, IXGBE_CTRL_GIO_DIS); | 
					
						
							| 
									
										
										
										
											2011-02-14 08:45:13 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/* Exit if master requests are blocked */ | 
					
						
							| 
									
										
										
										
											2014-02-28 15:48:57 -08:00
										 |  |  | 	if (!(IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_GIO) || | 
					
						
							|  |  |  | 	    ixgbe_removed(hw->hw_addr)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/* Poll for master request bit to clear */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	for (i = 0; i < IXGBE_PCI_MASTER_DISABLE_TIMEOUT; i++) { | 
					
						
							| 
									
										
										
										
											2011-02-14 08:45:13 +00:00
										 |  |  | 		udelay(100); | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 		if (!(IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_GIO)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return 0; | 
					
						
							| 
									
										
										
										
											2011-02-14 08:45:13 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Two consecutive resets are required via CTRL.RST per datasheet | 
					
						
							|  |  |  | 	 * 5.2.5.3.2 Master Disable.  We set a flag to inform the reset routine | 
					
						
							|  |  |  | 	 * of this need.  The first reset prevents new master requests from | 
					
						
							|  |  |  | 	 * being issued by our device.  We then must wait 1usec or more for any | 
					
						
							|  |  |  | 	 * remaining completions from the PCIe bus to trickle in, and then reset | 
					
						
							|  |  |  | 	 * again to clear out any effects they may have had on our device. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2011-02-14 08:45:13 +00:00
										 |  |  | 	hw_dbg(hw, "GIO Master Disable bit didn't clear - requesting resets\n"); | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	hw->mac.flags |= IXGBE_FLAGS_DOUBLE_RESET_REQUIRED; | 
					
						
							| 
									
										
										
										
											2011-02-14 08:45:13 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Before proceeding, make sure that the PCIe block does not have | 
					
						
							|  |  |  | 	 * transactions pending. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:40 -08:00
										 |  |  | 	poll = ixgbe_pcie_timeout_poll(hw); | 
					
						
							|  |  |  | 	for (i = 0; i < poll; i++) { | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		udelay(100); | 
					
						
							| 
									
										
										
										
											2014-02-28 15:48:57 -08:00
										 |  |  | 		value = ixgbe_read_pci_cfg_word(hw, IXGBE_PCI_DEVICE_STATUS); | 
					
						
							|  |  |  | 		if (ixgbe_removed(hw->hw_addr)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return 0; | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 		if (!(value & IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 	hw_dbg(hw, "PCIe transaction pending bit also did not clear.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return IXGBE_ERR_MASTER_REQUESTS_PENDING; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  ixgbe_acquire_swfw_sync - Acquire SWFW semaphore | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  @mask: Mask to specify which semaphore to acquire | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-03-03 09:25:07 +00:00
										 |  |  |  *  Acquires the SWFW semaphore through the GSSR register for the specified | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  function (CSR, PHY0, PHY1, EEPROM, Flash) | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 	u32 gssr = 0; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	u32 swmask = mask; | 
					
						
							|  |  |  | 	u32 fwmask = mask << 5; | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 	u32 timeout = 200; | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 	for (i = 0; i < timeout; i++) { | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  | 		/*
 | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 		 * SW NVM semaphore bit is used for access to all | 
					
						
							|  |  |  | 		 * SW_FW_SYNC bits (not just NVM) | 
					
						
							| 
									
										
										
										
											2011-02-08 09:42:41 +00:00
										 |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 		if (ixgbe_get_eeprom_semaphore(hw)) | 
					
						
							| 
									
										
										
										
											2009-09-30 12:07:38 +00:00
										 |  |  | 			return IXGBE_ERR_SWFW_SYNC; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		gssr = IXGBE_READ_REG(hw, IXGBE_GSSR); | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 		if (!(gssr & (fwmask | swmask))) { | 
					
						
							|  |  |  | 			gssr |= swmask; | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr); | 
					
						
							|  |  |  | 			ixgbe_release_eeprom_semaphore(hw); | 
					
						
							|  |  |  | 			return 0; | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			/* Resource is currently in use by FW or SW */ | 
					
						
							|  |  |  | 			ixgbe_release_eeprom_semaphore(hw); | 
					
						
							|  |  |  | 			usleep_range(5000, 10000); | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 	/* If time expired clear the bits holding the lock and retry */ | 
					
						
							|  |  |  | 	if (gssr & (fwmask | swmask)) | 
					
						
							|  |  |  | 		ixgbe_release_swfw_sync(hw, gssr & (fwmask | swmask)); | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-23 01:57:03 +00:00
										 |  |  | 	usleep_range(5000, 10000); | 
					
						
							|  |  |  | 	return IXGBE_ERR_SWFW_SYNC; | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_release_swfw_sync - Release SWFW semaphore | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							| 
									
										
										
										
											2008-09-11 19:59:59 -07:00
										 |  |  |  *  @mask: Mask to specify which semaphore to release | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-03-03 09:25:07 +00:00
										 |  |  |  *  Releases the SWFW semaphore through the GSSR register for the specified | 
					
						
							| 
									
										
										
										
											2007-09-15 14:07:45 -07:00
										 |  |  |  *  function (CSR, PHY0, PHY1, EEPROM, Flash) | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 gssr; | 
					
						
							|  |  |  | 	u32 swmask = mask; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ixgbe_get_eeprom_semaphore(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	gssr = IXGBE_READ_REG(hw, IXGBE_GSSR); | 
					
						
							|  |  |  | 	gssr &= ~swmask; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_GSSR, gssr); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	ixgbe_release_eeprom_semaphore(hw); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * prot_autoc_read_generic - Hides MAC differences needed for AUTOC read | 
					
						
							|  |  |  |  * @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * @reg_val: Value we read from AUTOC | 
					
						
							|  |  |  |  * @locked: bool to indicate whether the SW/FW lock should be taken.  Never | 
					
						
							|  |  |  |  *	    true in this the generic case. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The default case requires no protection so just to the register read. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 prot_autoc_read_generic(struct ixgbe_hw *hw, bool *locked, u32 *reg_val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	*locked = false; | 
					
						
							|  |  |  | 	*reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * prot_autoc_write_generic - Hides MAC differences needed for AUTOC write | 
					
						
							|  |  |  |  * @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * @reg_val: value to write to AUTOC | 
					
						
							|  |  |  |  * @locked: bool to indicate whether the SW/FW lock was already taken by | 
					
						
							|  |  |  |  *	    previous read. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 prot_autoc_write_generic(struct ixgbe_hw *hw, u32 reg_val, bool locked) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_AUTOC, reg_val); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-18 02:58:58 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_disable_rx_buff_generic - Stops the receive data path | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Stops the receive data path and waits for the HW to internally | 
					
						
							|  |  |  |  *  empty the Rx security block. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_disable_rx_buff_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | #define IXGBE_MAX_SECRX_POLL 40
 | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 	int secrxreg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL); | 
					
						
							|  |  |  | 	secrxreg |= IXGBE_SECRXCTRL_RX_DIS; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg); | 
					
						
							|  |  |  | 	for (i = 0; i < IXGBE_MAX_SECRX_POLL; i++) { | 
					
						
							|  |  |  | 		secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXSTAT); | 
					
						
							|  |  |  | 		if (secrxreg & IXGBE_SECRXSTAT_SECRX_RDY) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			/* Use interrupt-safe sleep just in case */ | 
					
						
							| 
									
										
										
										
											2012-05-03 01:44:12 +00:00
										 |  |  | 			udelay(1000); | 
					
						
							| 
									
										
										
										
											2012-02-18 02:58:58 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* For informational purposes only */ | 
					
						
							|  |  |  | 	if (i >= IXGBE_MAX_SECRX_POLL) | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:13 +00:00
										 |  |  | 		hw_dbg(hw, "Rx unit being enabled before security path fully disabled. Continuing with init.\n"); | 
					
						
							| 
									
										
										
										
											2012-02-18 02:58:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_enable_rx_buff - Enables the receive data path | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enables the receive data path | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_enable_rx_buff_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int secrxreg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL); | 
					
						
							|  |  |  | 	secrxreg &= ~IXGBE_SECRXCTRL_RX_DIS; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-02-27 15:44:30 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_enable_rx_dma_generic - Enable the Rx DMA unit | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @regval: register value to write to RXCTRL | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Enables the Rx DMA unit | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_blink_led_start_generic - Blink LED based on index. | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: led number to blink | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	ixgbe_link_speed speed = 0; | 
					
						
							| 
									
										
										
										
											2011-12-19 13:56:45 +00:00
										 |  |  | 	bool link_up = false; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 	u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC); | 
					
						
							|  |  |  | 	u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL); | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	bool locked = false; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Link must be up to auto-blink the LEDs; | 
					
						
							|  |  |  | 	 * Force it if link is down. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	hw->mac.ops.check_link(hw, &speed, &link_up, false); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!link_up) { | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 		ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, &autoc_reg); | 
					
						
							| 
									
										
										
										
											2014-03-19 09:16:26 +00:00
										 |  |  | 		if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return ret_val; | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-04 11:10:53 +00:00
										 |  |  | 		autoc_reg |= IXGBE_AUTOC_AN_RESTART; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 		autoc_reg |= IXGBE_AUTOC_FLU; | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		ret_val = hw->mac.ops.prot_autoc_write(hw, autoc_reg, locked); | 
					
						
							| 
									
										
										
										
											2014-03-19 09:16:26 +00:00
										 |  |  | 		if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return ret_val; | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-07-20 00:56:21 +00:00
										 |  |  | 		IXGBE_WRITE_FLUSH(hw); | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-18 09:32:53 +00:00
										 |  |  | 		usleep_range(10000, 20000); | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	led_reg &= ~IXGBE_LED_MODE_MASK(index); | 
					
						
							|  |  |  | 	led_reg |= IXGBE_LED_BLINK(index); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_blink_led_stop_generic - Stop blinking LED based on index. | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @index: led number to stop blinking | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	u32 autoc_reg = 0; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 	u32 led_reg = IXGBE_READ_REG(hw, IXGBE_LEDCTL); | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	bool locked = false; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	ret_val = hw->mac.ops.prot_autoc_read(hw, &locked, &autoc_reg); | 
					
						
							| 
									
										
										
										
											2014-03-19 09:16:26 +00:00
										 |  |  | 	if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return ret_val; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	autoc_reg &= ~IXGBE_AUTOC_FLU; | 
					
						
							|  |  |  | 	autoc_reg |= IXGBE_AUTOC_AN_RESTART; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-27 20:32:41 -08:00
										 |  |  | 	ret_val = hw->mac.ops.prot_autoc_write(hw, autoc_reg, locked); | 
					
						
							| 
									
										
										
										
											2014-03-19 09:16:26 +00:00
										 |  |  | 	if (ret_val) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return ret_val; | 
					
						
							| 
									
										
										
										
											2012-10-24 06:19:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | 	led_reg &= ~IXGBE_LED_MODE_MASK(index); | 
					
						
							|  |  |  | 	led_reg &= ~IXGBE_LED_BLINK(index); | 
					
						
							|  |  |  | 	led_reg |= IXGBE_LED_LINK_ACTIVE << IXGBE_LED_MODE_SHIFT(index); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_LEDCTL, led_reg); | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2009-04-08 13:20:31 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_san_mac_addr_offset - Get SAN MAC address offset from the EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @san_mac_offset: SAN MAC address offset | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This function will read the EEPROM location for the SAN MAC address | 
					
						
							|  |  |  |  *  pointer, and returns the value at that location.  This is used in both | 
					
						
							|  |  |  |  *  get and set mac_addr routines. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_get_san_mac_addr_offset(struct ixgbe_hw *hw, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					u16 *san_mac_offset) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * First read the EEPROM pointer to see if the MAC addresses are | 
					
						
							|  |  |  | 	 * available. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	ret_val = hw->eeprom.ops.read(hw, IXGBE_SAN_MAC_ADDR_PTR, | 
					
						
							|  |  |  | 				      san_mac_offset); | 
					
						
							|  |  |  | 	if (ret_val) | 
					
						
							|  |  |  | 		hw_err(hw, "eeprom read at offset %d failed\n", | 
					
						
							|  |  |  | 		       IXGBE_SAN_MAC_ADDR_PTR); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	return ret_val; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_san_mac_addr_generic - SAN MAC address retrieval from the EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @san_mac_addr: SAN MAC address | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads the SAN MAC address from the EEPROM, if it's available.  This is | 
					
						
							|  |  |  |  *  per-port, so set_lan_id() must be called before reading the addresses. | 
					
						
							|  |  |  |  *  set_lan_id() is called by identify_sfp(), but this cannot be relied | 
					
						
							|  |  |  |  *  upon for non-SFP connections, so we must call it here. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u16 san_mac_data, san_mac_offset; | 
					
						
							|  |  |  | 	u8 i; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * First read the EEPROM pointer to see if the MAC addresses are | 
					
						
							|  |  |  | 	 * available.  If they're not, no point in calling set_lan_id() here. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	ret_val = ixgbe_get_san_mac_addr_offset(hw, &san_mac_offset); | 
					
						
							|  |  |  | 	if (ret_val || san_mac_offset == 0 || san_mac_offset == 0xFFFF) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 		goto san_mac_addr_clr; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* make sure we know which port we need to program */ | 
					
						
							|  |  |  | 	hw->mac.ops.set_lan_id(hw); | 
					
						
							|  |  |  | 	/* apply the port offset to the address offset */ | 
					
						
							|  |  |  | 	(hw->bus.func) ? (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT1_OFFSET) : | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 			 (san_mac_offset += IXGBE_SAN_MAC_ADDR_PORT0_OFFSET); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	for (i = 0; i < 3; i++) { | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 		ret_val = hw->eeprom.ops.read(hw, san_mac_offset, | 
					
						
							|  |  |  | 					      &san_mac_data); | 
					
						
							|  |  |  | 		if (ret_val) { | 
					
						
							|  |  |  | 			hw_err(hw, "eeprom read at offset %d failed\n", | 
					
						
							|  |  |  | 			       san_mac_offset); | 
					
						
							|  |  |  | 			goto san_mac_addr_clr; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 		san_mac_addr[i * 2] = (u8)(san_mac_data); | 
					
						
							|  |  |  | 		san_mac_addr[i * 2 + 1] = (u8)(san_mac_data >> 8); | 
					
						
							|  |  |  | 		san_mac_offset++; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | san_mac_addr_clr: | 
					
						
							|  |  |  | 	/* No addresses available in this EEPROM.  It's not necessarily an
 | 
					
						
							|  |  |  | 	 * error though, so just wipe the local address and return. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (i = 0; i < 6; i++) | 
					
						
							|  |  |  | 		san_mac_addr[i] = 0xFF; | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_pcie_msix_count_generic - Gets MSI-X vector count | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Read PCIe configuration space, and get the MSI-X vector count from | 
					
						
							|  |  |  |  *  the capabilities table. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2012-03-22 03:00:29 +00:00
										 |  |  | u16 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	u16 msix_count; | 
					
						
							| 
									
										
										
										
											2012-03-22 03:00:29 +00:00
										 |  |  | 	u16 max_msix_count; | 
					
						
							|  |  |  | 	u16 pcie_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	switch (hw->mac.type) { | 
					
						
							|  |  |  | 	case ixgbe_mac_82598EB: | 
					
						
							|  |  |  | 		pcie_offset = IXGBE_PCIE_MSIX_82598_CAPS; | 
					
						
							|  |  |  | 		max_msix_count = IXGBE_MAX_MSIX_VECTORS_82598; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	case ixgbe_mac_82599EB: | 
					
						
							|  |  |  | 	case ixgbe_mac_X540: | 
					
						
							|  |  |  | 		pcie_offset = IXGBE_PCIE_MSIX_82599_CAPS; | 
					
						
							|  |  |  | 		max_msix_count = IXGBE_MAX_MSIX_VECTORS_82599; | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 1; | 
					
						
							| 
									
										
										
										
											2012-03-22 03:00:29 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-28 15:48:57 -08:00
										 |  |  | 	msix_count = ixgbe_read_pci_cfg_word(hw, pcie_offset); | 
					
						
							|  |  |  | 	if (ixgbe_removed(hw->hw_addr)) | 
					
						
							|  |  |  | 		msix_count = 0; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	msix_count &= IXGBE_PCIE_MSIX_TBL_SZ_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-22 03:00:29 +00:00
										 |  |  | 	/* MSI-X count is zero-based in HW */ | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	msix_count++; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-22 03:00:29 +00:00
										 |  |  | 	if (msix_count > max_msix_count) | 
					
						
							|  |  |  | 		msix_count = max_msix_count; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	return msix_count; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_clear_vmdq_generic - Disassociate a VMDq pool index from a rx address | 
					
						
							|  |  |  |  *  @hw: pointer to hardware struct | 
					
						
							|  |  |  |  *  @rar: receive address register index to disassociate | 
					
						
							|  |  |  |  *  @vmdq: VMDq pool index to remove from the rar | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 mpsar_lo, mpsar_hi; | 
					
						
							|  |  |  | 	u32 rar_entries = hw->mac.num_rar_entries; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/* Make sure we are using a valid rar index range */ | 
					
						
							|  |  |  | 	if (rar >= rar_entries) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "RAR index %d is out of range.\n", rar); | 
					
						
							|  |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	mpsar_lo = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar)); | 
					
						
							|  |  |  | 	mpsar_hi = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar)); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-03-01 05:21:00 +00:00
										 |  |  | 	if (ixgbe_removed(hw->hw_addr)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2014-03-01 05:21:00 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	if (!mpsar_lo && !mpsar_hi) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	if (vmdq == IXGBE_CLEAR_VMDQ_ALL) { | 
					
						
							|  |  |  | 		if (mpsar_lo) { | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 0); | 
					
						
							|  |  |  | 			mpsar_lo = 0; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 		if (mpsar_hi) { | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 0); | 
					
						
							|  |  |  | 			mpsar_hi = 0; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else if (vmdq < 32) { | 
					
						
							|  |  |  | 		mpsar_lo &= ~(1 << vmdq); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar_lo); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	} else { | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 		mpsar_hi &= ~(1 << (vmdq - 32)); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar_hi); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/* was that the last pool using this rar? */ | 
					
						
							|  |  |  | 	if (mpsar_lo == 0 && mpsar_hi == 0 && rar != 0) | 
					
						
							|  |  |  | 		hw->mac.ops.clear_rar(hw, rar); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_vmdq_generic - Associate a VMDq pool index with a rx address | 
					
						
							|  |  |  |  *  @hw: pointer to hardware struct | 
					
						
							|  |  |  |  *  @rar: receive address register index to associate with a VMDq index | 
					
						
							|  |  |  |  *  @vmdq: VMDq pool index | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 mpsar; | 
					
						
							|  |  |  | 	u32 rar_entries = hw->mac.num_rar_entries; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 	/* Make sure we are using a valid rar index range */ | 
					
						
							|  |  |  | 	if (rar >= rar_entries) { | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 		hw_dbg(hw, "RAR index %d is out of range.\n", rar); | 
					
						
							| 
									
										
										
										
											2011-02-17 11:34:58 +00:00
										 |  |  | 		return IXGBE_ERR_INVALID_ARGUMENT; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vmdq < 32) { | 
					
						
							|  |  |  | 		mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_LO(rar)); | 
					
						
							|  |  |  | 		mpsar |= 1 << vmdq; | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), mpsar); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		mpsar = IXGBE_READ_REG(hw, IXGBE_MPSAR_HI(rar)); | 
					
						
							|  |  |  | 		mpsar |= 1 << (vmdq - 32); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), mpsar); | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-05 05:32:52 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  This function should only be involved in the IOV mode. | 
					
						
							|  |  |  |  *  In IOV mode, Default pool is next pool after the number of | 
					
						
							|  |  |  |  *  VFs advertized and not 0. | 
					
						
							|  |  |  |  *  MPSAR table needs to be updated for SAN_MAC RAR [hw->mac.san_mac_rar_index] | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  ixgbe_set_vmdq_san_mac - Associate default VMDq pool index with a rx address | 
					
						
							|  |  |  |  *  @hw: pointer to hardware struct | 
					
						
							|  |  |  |  *  @vmdq: VMDq pool index | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_set_vmdq_san_mac_generic(struct ixgbe_hw *hw, u32 vmdq) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 rar = hw->mac.san_mac_rar_index; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vmdq < 32) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 1 << vmdq); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 0); | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_LO(rar), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_MPSAR_HI(rar), 1 << (vmdq - 32)); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_init_uta_tables_generic - Initialize the Unicast Table Array | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < 128; i++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_find_vlvf_slot - find the vlanid or the first empty slot | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @vlan: VLAN id to write to VLAN filter | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  return the VLVF index where this VLAN id should be placed | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2010-10-12 22:20:59 +00:00
										 |  |  | static s32 ixgbe_find_vlvf_slot(struct ixgbe_hw *hw, u32 vlan) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	u32 bits = 0; | 
					
						
							|  |  |  | 	u32 first_empty_slot = 0; | 
					
						
							|  |  |  | 	s32 regindex; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* short cut the special case */ | 
					
						
							|  |  |  | 	if (vlan == 0) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	  * Search for the vlan id in the VLVF entries. Save off the first empty | 
					
						
							|  |  |  | 	  * slot found along the way | 
					
						
							|  |  |  | 	  */ | 
					
						
							|  |  |  | 	for (regindex = 1; regindex < IXGBE_VLVF_ENTRIES; regindex++) { | 
					
						
							|  |  |  | 		bits = IXGBE_READ_REG(hw, IXGBE_VLVF(regindex)); | 
					
						
							|  |  |  | 		if (!bits && !(first_empty_slot)) | 
					
						
							|  |  |  | 			first_empty_slot = regindex; | 
					
						
							|  |  |  | 		else if ((bits & 0x0FFF) == vlan) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	  * If regindex is less than IXGBE_VLVF_ENTRIES, then we found the vlan | 
					
						
							|  |  |  | 	  * in the VLVF. Else use the first empty VLVF register for this | 
					
						
							|  |  |  | 	  * vlan id. | 
					
						
							|  |  |  | 	  */ | 
					
						
							|  |  |  | 	if (regindex >= IXGBE_VLVF_ENTRIES) { | 
					
						
							|  |  |  | 		if (first_empty_slot) | 
					
						
							|  |  |  | 			regindex = first_empty_slot; | 
					
						
							|  |  |  | 		else { | 
					
						
							|  |  |  | 			hw_dbg(hw, "No space in VLVF.\n"); | 
					
						
							|  |  |  | 			regindex = IXGBE_ERR_NO_SPACE; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return regindex; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_vfta_generic - Set VLAN filter table | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @vlan: VLAN id to write to VLAN filter | 
					
						
							|  |  |  |  *  @vind: VMDq output index that maps queue to VLAN id in VFVFB | 
					
						
							|  |  |  |  *  @vlan_on: boolean flag to turn on/off VLAN in VFVF | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Turn on/off specified VLAN in the VLAN filter table. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan, u32 vind, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 			   bool vlan_on) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  | 	s32 regindex; | 
					
						
							|  |  |  | 	u32 bitindex; | 
					
						
							|  |  |  | 	u32 vfta; | 
					
						
							|  |  |  | 	u32 bits; | 
					
						
							|  |  |  | 	u32 vt; | 
					
						
							|  |  |  | 	u32 targetbit; | 
					
						
							|  |  |  | 	bool vfta_changed = false; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vlan > 4095) | 
					
						
							|  |  |  | 		return IXGBE_ERR_PARAM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * this is a 2 part operation - first the VFTA, then the | 
					
						
							|  |  |  | 	 * VLVF and VLVFB if VT Mode is set | 
					
						
							|  |  |  | 	 * We don't write the VFTA until we know the VLVF part succeeded. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Part 1
 | 
					
						
							|  |  |  | 	 * The VFTA is a bitstring made up of 128 32-bit registers | 
					
						
							|  |  |  | 	 * that enable the particular VLAN id, much like the MTA: | 
					
						
							|  |  |  | 	 *    bits[11-5]: which register | 
					
						
							|  |  |  | 	 *    bits[4-0]:  which bit in the register | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	regindex = (vlan >> 5) & 0x7F; | 
					
						
							|  |  |  | 	bitindex = vlan & 0x1F; | 
					
						
							|  |  |  | 	targetbit = (1 << bitindex); | 
					
						
							|  |  |  | 	vfta = IXGBE_READ_REG(hw, IXGBE_VFTA(regindex)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vlan_on) { | 
					
						
							|  |  |  | 		if (!(vfta & targetbit)) { | 
					
						
							|  |  |  | 			vfta |= targetbit; | 
					
						
							|  |  |  | 			vfta_changed = true; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		if ((vfta & targetbit)) { | 
					
						
							|  |  |  | 			vfta &= ~targetbit; | 
					
						
							|  |  |  | 			vfta_changed = true; | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Part 2
 | 
					
						
							|  |  |  | 	 * If VT Mode is set | 
					
						
							|  |  |  | 	 *   Either vlan_on | 
					
						
							|  |  |  | 	 *     make sure the vlan is in VLVF | 
					
						
							|  |  |  | 	 *     set the vind bit in the matching VLVFB | 
					
						
							|  |  |  | 	 *   Or !vlan_on | 
					
						
							|  |  |  | 	 *     clear the pool bit and possibly the vind | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	vt = IXGBE_READ_REG(hw, IXGBE_VT_CTL); | 
					
						
							|  |  |  | 	if (vt & IXGBE_VT_CTL_VT_ENABLE) { | 
					
						
							|  |  |  | 		s32 vlvf_index; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		vlvf_index = ixgbe_find_vlvf_slot(hw, vlan); | 
					
						
							|  |  |  | 		if (vlvf_index < 0) | 
					
						
							|  |  |  | 			return vlvf_index; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (vlan_on) { | 
					
						
							|  |  |  | 			/* set the pool bit */ | 
					
						
							|  |  |  | 			if (vind < 32) { | 
					
						
							|  |  |  | 				bits = IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB(vlvf_index*2)); | 
					
						
							|  |  |  | 				bits |= (1 << vind); | 
					
						
							|  |  |  | 				IXGBE_WRITE_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB(vlvf_index*2), | 
					
						
							|  |  |  | 						bits); | 
					
						
							|  |  |  | 			} else { | 
					
						
							|  |  |  | 				bits = IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB((vlvf_index*2)+1)); | 
					
						
							|  |  |  | 				bits |= (1 << (vind-32)); | 
					
						
							|  |  |  | 				IXGBE_WRITE_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB((vlvf_index*2)+1), | 
					
						
							|  |  |  | 						bits); | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} else { | 
					
						
							|  |  |  | 			/* clear the pool bit */ | 
					
						
							|  |  |  | 			if (vind < 32) { | 
					
						
							|  |  |  | 				bits = IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB(vlvf_index*2)); | 
					
						
							|  |  |  | 				bits &= ~(1 << vind); | 
					
						
							|  |  |  | 				IXGBE_WRITE_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB(vlvf_index*2), | 
					
						
							|  |  |  | 						bits); | 
					
						
							|  |  |  | 				bits |= IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB((vlvf_index*2)+1)); | 
					
						
							|  |  |  | 			} else { | 
					
						
							|  |  |  | 				bits = IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB((vlvf_index*2)+1)); | 
					
						
							|  |  |  | 				bits &= ~(1 << (vind-32)); | 
					
						
							|  |  |  | 				IXGBE_WRITE_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB((vlvf_index*2)+1), | 
					
						
							|  |  |  | 						bits); | 
					
						
							|  |  |  | 				bits |= IXGBE_READ_REG(hw, | 
					
						
							|  |  |  | 						IXGBE_VLVFB(vlvf_index*2)); | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * If there are still bits set in the VLVFB registers | 
					
						
							|  |  |  | 		 * for the VLAN ID indicated we need to see if the | 
					
						
							|  |  |  | 		 * caller is requesting that we clear the VFTA entry bit. | 
					
						
							|  |  |  | 		 * If the caller has requested that we clear the VFTA | 
					
						
							|  |  |  | 		 * entry bit but there are still pools/VFs using this VLAN | 
					
						
							|  |  |  | 		 * ID entry then ignore the request.  We're not worried | 
					
						
							|  |  |  | 		 * about the case where we're turning the VFTA VLAN ID | 
					
						
							|  |  |  | 		 * entry bit on, only when requested to turn it off as | 
					
						
							|  |  |  | 		 * there may be multiple pools and/or VFs using the | 
					
						
							|  |  |  | 		 * VLAN ID entry.  In that case we cannot clear the | 
					
						
							|  |  |  | 		 * VFTA bit until all pools/VFs using that VLAN ID have also | 
					
						
							|  |  |  | 		 * been cleared.  This will be indicated by "bits" being | 
					
						
							|  |  |  | 		 * zero. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		if (bits) { | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index), | 
					
						
							|  |  |  | 					(IXGBE_VLVF_VIEN | vlan)); | 
					
						
							|  |  |  | 			if (!vlan_on) { | 
					
						
							|  |  |  | 				/* someone wants to clear the vfta entry
 | 
					
						
							|  |  |  | 				 * but some pools/VFs are still using it. | 
					
						
							|  |  |  | 				 * Ignore it. */ | 
					
						
							|  |  |  | 				vfta_changed = false; | 
					
						
							|  |  |  | 			} | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:14 +00:00
										 |  |  | 		} else { | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_VLVF(vlvf_index), 0); | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:14 +00:00
										 |  |  | 		} | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vfta_changed) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_VFTA(regindex), vfta); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_clear_vfta_generic - Clear VLAN filter table | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Clears the VLAN filer table, and the VMDq index associated with the filter | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (offset = 0; offset < hw->mac.vft_size; offset++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_VFTA(offset), 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (offset = 0; offset < IXGBE_VLVF_ENTRIES; offset++) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_VLVF(offset), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(offset*2), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_VLVFB((offset*2)+1), 0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_check_mac_link_generic - Determine link and speed status | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @speed: pointer to link speed | 
					
						
							|  |  |  |  *  @link_up: true when link is up | 
					
						
							|  |  |  |  *  @link_up_wait_to_complete: bool used to wait for link up or not | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Reads the links register to determine if link is up and the current speed | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw, ixgbe_link_speed *speed, | 
					
						
							| 
									
										
										
										
											2011-02-19 08:43:44 +00:00
										 |  |  | 				 bool *link_up, bool link_up_wait_to_complete) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-02-16 01:38:08 +00:00
										 |  |  | 	u32 links_reg, links_orig; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	u32 i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-16 01:38:08 +00:00
										 |  |  | 	/* clear the old state */ | 
					
						
							|  |  |  | 	links_orig = IXGBE_READ_REG(hw, IXGBE_LINKS); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); | 
					
						
							| 
									
										
										
										
											2011-02-16 01:38:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (links_orig != links_reg) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "LINKS changed from %08X to %08X\n", | 
					
						
							|  |  |  | 		       links_orig, links_reg); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 	if (link_up_wait_to_complete) { | 
					
						
							|  |  |  | 		for (i = 0; i < IXGBE_LINK_UP_TIME; i++) { | 
					
						
							|  |  |  | 			if (links_reg & IXGBE_LINKS_UP) { | 
					
						
							|  |  |  | 				*link_up = true; | 
					
						
							|  |  |  | 				break; | 
					
						
							|  |  |  | 			} else { | 
					
						
							|  |  |  | 				*link_up = false; | 
					
						
							|  |  |  | 			} | 
					
						
							|  |  |  | 			msleep(100); | 
					
						
							|  |  |  | 			links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS); | 
					
						
							|  |  |  | 		} | 
					
						
							|  |  |  | 	} else { | 
					
						
							|  |  |  | 		if (links_reg & IXGBE_LINKS_UP) | 
					
						
							|  |  |  | 			*link_up = true; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			*link_up = false; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if ((links_reg & IXGBE_LINKS_SPEED_82599) == | 
					
						
							|  |  |  | 	    IXGBE_LINKS_SPEED_10G_82599) | 
					
						
							|  |  |  | 		*speed = IXGBE_LINK_SPEED_10GB_FULL; | 
					
						
							|  |  |  | 	else if ((links_reg & IXGBE_LINKS_SPEED_82599) == | 
					
						
							| 
									
										
										
										
											2011-02-19 08:43:39 +00:00
										 |  |  | 		 IXGBE_LINKS_SPEED_1G_82599) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 		*speed = IXGBE_LINK_SPEED_1GB_FULL; | 
					
						
							| 
									
										
										
										
											2011-02-19 08:43:39 +00:00
										 |  |  | 	else if ((links_reg & IXGBE_LINKS_SPEED_82599) == | 
					
						
							|  |  |  | 		 IXGBE_LINKS_SPEED_100_82599) | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 		*speed = IXGBE_LINK_SPEED_100_FULL; | 
					
						
							| 
									
										
										
										
											2011-02-19 08:43:39 +00:00
										 |  |  | 	else | 
					
						
							|  |  |  | 		*speed = IXGBE_LINK_SPEED_UNKNOWN; | 
					
						
							| 
									
										
										
										
											2010-05-13 17:33:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							| 
									
										
										
										
											2012-07-10 10:56:00 +00:00
										 |  |  |  *  ixgbe_get_wwn_prefix_generic - Get alternative WWNN/WWPN prefix from | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  |  *  the EEPROM | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @wwnn_prefix: the alternative WWNN prefix | 
					
						
							|  |  |  |  *  @wwpn_prefix: the alternative WWPN prefix | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This function will read the EEPROM from the alternative SAN MAC address | 
					
						
							|  |  |  |  *  block to check the support for the alternative WWNN/WWPN prefix support. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix, | 
					
						
							| 
									
										
										
										
											2014-04-09 06:03:10 +00:00
										 |  |  | 					u16 *wwpn_prefix) | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | { | 
					
						
							|  |  |  | 	u16 offset, caps; | 
					
						
							|  |  |  | 	u16 alt_san_mac_blk_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* clear output first */ | 
					
						
							|  |  |  | 	*wwnn_prefix = 0xFFFF; | 
					
						
							|  |  |  | 	*wwpn_prefix = 0xFFFF; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* check if alternative SAN MAC is supported */ | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	offset = IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR; | 
					
						
							|  |  |  | 	if (hw->eeprom.ops.read(hw, offset, &alt_san_mac_blk_offset)) | 
					
						
							|  |  |  | 		goto wwn_prefix_err; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if ((alt_san_mac_blk_offset == 0) || | 
					
						
							|  |  |  | 	    (alt_san_mac_blk_offset == 0xFFFF)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* check capability in alternative san mac address block */ | 
					
						
							|  |  |  | 	offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	if (hw->eeprom.ops.read(hw, offset, &caps)) | 
					
						
							|  |  |  | 		goto wwn_prefix_err; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 	if (!(caps & IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN)) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* get the corresponding prefix for WWNN/WWPN */ | 
					
						
							|  |  |  | 	offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	if (hw->eeprom.ops.read(hw, offset, wwnn_prefix)) | 
					
						
							|  |  |  | 		hw_err(hw, "eeprom read at offset %d failed\n", offset); | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	offset = alt_san_mac_blk_offset + IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 	if (hw->eeprom.ops.read(hw, offset, wwpn_prefix)) | 
					
						
							|  |  |  | 		goto wwn_prefix_err; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | wwn_prefix_err: | 
					
						
							|  |  |  | 	hw_err(hw, "eeprom read at offset %d failed\n", offset); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2010-11-16 19:27:15 -08:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2010-11-18 03:02:52 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_mac_anti_spoofing - Enable/Disable MAC anti-spoofing | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @enable: enable or disable switch for anti-spoofing | 
					
						
							|  |  |  |  *  @pf: Physical Function pool - do not enable anti-spoofing for the PF | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_set_mac_anti_spoofing(struct ixgbe_hw *hw, bool enable, int pf) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int j; | 
					
						
							|  |  |  | 	int pf_target_reg = pf >> 3; | 
					
						
							|  |  |  | 	int pf_target_shift = pf % 8; | 
					
						
							|  |  |  | 	u32 pfvfspoof = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (hw->mac.type == ixgbe_mac_82598EB) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (enable) | 
					
						
							|  |  |  | 		pfvfspoof = IXGBE_SPOOF_MACAS_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * PFVFSPOOF register array is size 8 with 8 bits assigned to | 
					
						
							|  |  |  | 	 * MAC anti-spoof enables in each register array element. | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-05-05 05:32:58 +00:00
										 |  |  | 	for (j = 0; j < pf_target_reg; j++) | 
					
						
							| 
									
										
										
										
											2010-11-18 03:02:52 +00:00
										 |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), pfvfspoof); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The PF should be allowed to spoof so that it can support | 
					
						
							| 
									
										
										
										
											2012-05-05 05:32:58 +00:00
										 |  |  | 	 * emulation mode NICs.  Do not set the bits assigned to the PF | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	pfvfspoof &= (1 << pf_target_shift) - 1; | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), pfvfspoof); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Remaining pools belong to the PF so they do not need to have | 
					
						
							|  |  |  | 	 * anti-spoofing enabled. | 
					
						
							| 
									
										
										
										
											2010-11-18 03:02:52 +00:00
										 |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2012-05-05 05:32:58 +00:00
										 |  |  | 	for (j++; j < IXGBE_PFVFSPOOF_REG_COUNT; j++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(j), 0); | 
					
						
							| 
									
										
										
										
											2010-11-18 03:02:52 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_vlan_anti_spoofing - Enable/Disable VLAN anti-spoofing | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @enable: enable or disable switch for VLAN anti-spoofing | 
					
						
							|  |  |  |  *  @pf: Virtual Function pool - VF Pool to set for VLAN anti-spoofing | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_set_vlan_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	int vf_target_reg = vf >> 3; | 
					
						
							|  |  |  | 	int vf_target_shift = vf % 8 + IXGBE_SPOOF_VLANAS_SHIFT; | 
					
						
							|  |  |  | 	u32 pfvfspoof; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (hw->mac.type == ixgbe_mac_82598EB) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg)); | 
					
						
							|  |  |  | 	if (enable) | 
					
						
							|  |  |  | 		pfvfspoof |= (1 << vf_target_shift); | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		pfvfspoof &= ~(1 << vf_target_shift); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2011-03-31 09:36:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_device_caps_generic - Get additional device capabilities | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @device_caps: the EEPROM word with the extra device capabilities | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  This function will read the EEPROM location for the device capabilities, | 
					
						
							|  |  |  |  *  and return the word through device_caps. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_get_device_caps_generic(struct ixgbe_hw *hw, u16 *device_caps) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	hw->eeprom.ops.read(hw, IXGBE_DEVICE_CAPS, device_caps); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2011-05-02 12:34:10 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * ixgbe_set_rxpba_generic - Initialize RX packet buffer | 
					
						
							|  |  |  |  * @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * @num_pb: number of packet buffers to allocate | 
					
						
							|  |  |  |  * @headroom: reserve n KB of headroom | 
					
						
							|  |  |  |  * @strategy: packet buffer allocation strategy | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_set_rxpba_generic(struct ixgbe_hw *hw, | 
					
						
							|  |  |  | 			     int num_pb, | 
					
						
							|  |  |  | 			     u32 headroom, | 
					
						
							|  |  |  | 			     int strategy) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 pbsize = hw->mac.rx_pb_size; | 
					
						
							|  |  |  | 	int i = 0; | 
					
						
							|  |  |  | 	u32 rxpktsize, txpktsize, txpbthresh; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Reserve headroom */ | 
					
						
							|  |  |  | 	pbsize -= headroom; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!num_pb) | 
					
						
							|  |  |  | 		num_pb = 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Divide remaining packet buffer space amongst the number
 | 
					
						
							|  |  |  | 	 * of packet buffers requested using supplied strategy. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	switch (strategy) { | 
					
						
							|  |  |  | 	case (PBA_STRATEGY_WEIGHTED): | 
					
						
							|  |  |  | 		/* pba_80_48 strategy weight first half of packet buffer with
 | 
					
						
							|  |  |  | 		 * 5/8 of the packet buffer space. | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		rxpktsize = ((pbsize * 5 * 2) / (num_pb * 8)); | 
					
						
							|  |  |  | 		pbsize -= rxpktsize * (num_pb / 2); | 
					
						
							|  |  |  | 		rxpktsize <<= IXGBE_RXPBSIZE_SHIFT; | 
					
						
							|  |  |  | 		for (; i < (num_pb / 2); i++) | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize); | 
					
						
							|  |  |  | 		/* Fall through to configure remaining packet buffers */ | 
					
						
							|  |  |  | 	case (PBA_STRATEGY_EQUAL): | 
					
						
							|  |  |  | 		/* Divide the remaining Rx packet buffer evenly among the TCs */ | 
					
						
							|  |  |  | 		rxpktsize = (pbsize / (num_pb - i)) << IXGBE_RXPBSIZE_SHIFT; | 
					
						
							|  |  |  | 		for (; i < num_pb; i++) | 
					
						
							|  |  |  | 			IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), rxpktsize); | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	default: | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Setup Tx packet buffer and threshold equally for all TCs | 
					
						
							|  |  |  | 	 * TXPBTHRESH register is set in K so divide by 1024 and subtract | 
					
						
							|  |  |  | 	 * 10 since the largest packet we support is just over 9K. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	txpktsize = IXGBE_TXPBSIZE_MAX / num_pb; | 
					
						
							|  |  |  | 	txpbthresh = (txpktsize / 1024) - IXGBE_TXPKT_SIZE_MAX; | 
					
						
							|  |  |  | 	for (i = 0; i < num_pb; i++) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), txpktsize); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_TXPBTHRESH(i), txpbthresh); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Clear unused TCs, if any, to zero buffer size*/ | 
					
						
							|  |  |  | 	for (; i < IXGBE_MAX_PB; i++) { | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_TXPBSIZE(i), 0); | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG(hw, IXGBE_TXPBTHRESH(i), 0); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_calculate_checksum - Calculate checksum for buffer | 
					
						
							|  |  |  |  *  @buffer: pointer to EEPROM | 
					
						
							|  |  |  |  *  @length: size of EEPROM to calculate a checksum for | 
					
						
							| 
									
										
										
										
											2012-07-10 10:56:00 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  |  *  Calculates the checksum for some buffer on a specified length.  The | 
					
						
							|  |  |  |  *  checksum calculated is returned. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static u8 ixgbe_calculate_checksum(u8 *buffer, u32 length) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 i; | 
					
						
							|  |  |  | 	u8 sum = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!buffer) | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < length; i++) | 
					
						
							|  |  |  | 		sum += buffer[i]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return (u8) (0 - sum); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_host_interface_command - Issue command to manageability block | 
					
						
							|  |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @buffer: contains the command to write and where the return status will | 
					
						
							|  |  |  |  *           be placed | 
					
						
							| 
									
										
										
										
											2012-02-28 06:35:54 +00:00
										 |  |  |  *  @length: length of buffer, must be multiple of 4 bytes | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  |  * | 
					
						
							|  |  |  |  *  Communicates with the manageability block.  On success return 0 | 
					
						
							|  |  |  |  *  else return IXGBE_ERR_HOST_INTERFACE_COMMAND. | 
					
						
							|  |  |  |  **/ | 
					
						
							| 
									
										
										
										
											2011-10-11 08:24:57 +00:00
										 |  |  | static s32 ixgbe_host_interface_command(struct ixgbe_hw *hw, u32 *buffer, | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 					u32 length) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-10-22 05:21:32 +00:00
										 |  |  | 	u32 hicr, i, bi; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 	u32 hdr_size = sizeof(struct ixgbe_hic_hdr); | 
					
						
							|  |  |  | 	u8 buf_len, dword_len; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (length == 0 || length & 0x3 || | 
					
						
							|  |  |  | 	    length > IXGBE_HI_MAX_BLOCK_BYTE_LENGTH) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "Buffer length failure.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_HOST_INTERFACE_COMMAND; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Check that the host interface is enabled. */ | 
					
						
							|  |  |  | 	hicr = IXGBE_READ_REG(hw, IXGBE_HICR); | 
					
						
							|  |  |  | 	if ((hicr & IXGBE_HICR_EN) == 0) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "IXGBE_HOST_EN bit disabled.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_HOST_INTERFACE_COMMAND; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Calculate length in DWORDs */ | 
					
						
							|  |  |  | 	dword_len = length >> 2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * The device driver writes the relevant command block | 
					
						
							|  |  |  | 	 * into the ram area. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	for (i = 0; i < dword_len; i++) | 
					
						
							|  |  |  | 		IXGBE_WRITE_REG_ARRAY(hw, IXGBE_FLEX_MNG, | 
					
						
							| 
									
										
										
										
											2011-10-11 08:24:57 +00:00
										 |  |  | 				      i, cpu_to_le32(buffer[i])); | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Setting this bit tells the ARC that a new command is pending. */ | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_HICR, hicr | IXGBE_HICR_C); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < IXGBE_HI_COMMAND_TIMEOUT; i++) { | 
					
						
							|  |  |  | 		hicr = IXGBE_READ_REG(hw, IXGBE_HICR); | 
					
						
							|  |  |  | 		if (!(hicr & IXGBE_HICR_C)) | 
					
						
							|  |  |  | 			break; | 
					
						
							|  |  |  | 		usleep_range(1000, 2000); | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Check command successful completion. */ | 
					
						
							|  |  |  | 	if (i == IXGBE_HI_COMMAND_TIMEOUT || | 
					
						
							|  |  |  | 	    (!(IXGBE_READ_REG(hw, IXGBE_HICR) & IXGBE_HICR_SV))) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "Command has failed with no status valid.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_HOST_INTERFACE_COMMAND; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Calculate length in DWORDs */ | 
					
						
							|  |  |  | 	dword_len = hdr_size >> 2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* first pull in the header so we know the buffer length */ | 
					
						
							| 
									
										
										
										
											2011-10-22 05:21:32 +00:00
										 |  |  | 	for (bi = 0; bi < dword_len; bi++) { | 
					
						
							|  |  |  | 		buffer[bi] = IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG, bi); | 
					
						
							|  |  |  | 		le32_to_cpus(&buffer[bi]); | 
					
						
							| 
									
										
										
										
											2011-10-11 08:24:57 +00:00
										 |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* If there is any thing in data position pull it in */ | 
					
						
							|  |  |  | 	buf_len = ((struct ixgbe_hic_hdr *)buffer)->buf_len; | 
					
						
							|  |  |  | 	if (buf_len == 0) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return 0; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (length < (buf_len + hdr_size)) { | 
					
						
							|  |  |  | 		hw_dbg(hw, "Buffer not large enough for reply message.\n"); | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return IXGBE_ERR_HOST_INTERFACE_COMMAND; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-22 05:21:32 +00:00
										 |  |  | 	/* Calculate length in DWORDs, add 3 for odd lengths */ | 
					
						
							|  |  |  | 	dword_len = (buf_len + 3) >> 2; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-22 05:21:32 +00:00
										 |  |  | 	/* Pull in the rest of the buffer (bi is where we left off)*/ | 
					
						
							|  |  |  | 	for (; bi <= dword_len; bi++) { | 
					
						
							|  |  |  | 		buffer[bi] = IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG, bi); | 
					
						
							|  |  |  | 		le32_to_cpus(&buffer[bi]); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_set_fw_drv_ver_generic - Sends driver version to firmware | 
					
						
							|  |  |  |  *  @hw: pointer to the HW structure | 
					
						
							|  |  |  |  *  @maj: driver version major number | 
					
						
							|  |  |  |  *  @min: driver version minor number | 
					
						
							|  |  |  |  *  @build: driver version build number | 
					
						
							|  |  |  |  *  @sub: driver version sub build number | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Sends driver version number to firmware through the manageability | 
					
						
							|  |  |  |  *  block.  On success return 0 | 
					
						
							|  |  |  |  *  else returns IXGBE_ERR_SWFW_SYNC when encountering an error acquiring | 
					
						
							|  |  |  |  *  semaphore or IXGBE_ERR_HOST_INTERFACE_COMMAND when command fails. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_set_fw_drv_ver_generic(struct ixgbe_hw *hw, u8 maj, u8 min, | 
					
						
							|  |  |  | 				 u8 build, u8 sub) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	struct ixgbe_hic_drv_info fw_cmd; | 
					
						
							|  |  |  | 	int i; | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 ret_val; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_SW_MNG_SM)) | 
					
						
							|  |  |  | 		return IXGBE_ERR_SWFW_SYNC; | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	fw_cmd.hdr.cmd = FW_CEM_CMD_DRIVER_INFO; | 
					
						
							|  |  |  | 	fw_cmd.hdr.buf_len = FW_CEM_CMD_DRIVER_INFO_LEN; | 
					
						
							|  |  |  | 	fw_cmd.hdr.cmd_or_resp.cmd_resv = FW_CEM_CMD_RESERVED; | 
					
						
							|  |  |  | 	fw_cmd.port_num = (u8)hw->bus.func; | 
					
						
							|  |  |  | 	fw_cmd.ver_maj = maj; | 
					
						
							|  |  |  | 	fw_cmd.ver_min = min; | 
					
						
							|  |  |  | 	fw_cmd.ver_build = build; | 
					
						
							|  |  |  | 	fw_cmd.ver_sub = sub; | 
					
						
							|  |  |  | 	fw_cmd.hdr.checksum = 0; | 
					
						
							|  |  |  | 	fw_cmd.hdr.checksum = ixgbe_calculate_checksum((u8 *)&fw_cmd, | 
					
						
							|  |  |  | 				(FW_CEM_HDR_LEN + fw_cmd.hdr.buf_len)); | 
					
						
							|  |  |  | 	fw_cmd.pad = 0; | 
					
						
							|  |  |  | 	fw_cmd.pad2 = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i <= FW_CEM_MAX_RETRIES; i++) { | 
					
						
							| 
									
										
										
										
											2011-10-11 08:24:57 +00:00
										 |  |  | 		ret_val = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd, | 
					
						
							| 
									
										
										
										
											2011-05-07 07:40:20 +00:00
										 |  |  | 						       sizeof(fw_cmd)); | 
					
						
							|  |  |  | 		if (ret_val != 0) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (fw_cmd.hdr.cmd_or_resp.ret_status == | 
					
						
							|  |  |  | 		    FW_CEM_RESP_STATUS_SUCCESS) | 
					
						
							|  |  |  | 			ret_val = 0; | 
					
						
							|  |  |  | 		else | 
					
						
							|  |  |  | 			ret_val = IXGBE_ERR_HOST_INTERFACE_COMMAND; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		break; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_SW_MNG_SM); | 
					
						
							|  |  |  | 	return ret_val; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2011-08-16 04:35:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * ixgbe_clear_tx_pending - Clear pending TX work from the PCIe fifo | 
					
						
							|  |  |  |  * @hw: pointer to the hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The 82599 and x540 MACs can experience issues if TX work is still pending | 
					
						
							|  |  |  |  * when a reset occurs.  This function prevents this by flushing the PCIe | 
					
						
							|  |  |  |  * buffers on the system. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | void ixgbe_clear_tx_pending(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 gcr_ext, hlreg0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If double reset is not requested then all transactions should | 
					
						
							|  |  |  | 	 * already be clear and as such there is no work to do | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (!(hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED)) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Set loopback enable to prevent any transmits from being sent | 
					
						
							|  |  |  | 	 * should the link come up.  This assumes that the RXCTRL.RXEN bit | 
					
						
							|  |  |  | 	 * has already been cleared. | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0 | IXGBE_HLREG0_LPBK); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* initiate cleaning flow for buffers in the PCIe transaction layer */ | 
					
						
							|  |  |  | 	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, | 
					
						
							|  |  |  | 			gcr_ext | IXGBE_GCR_EXT_BUFFERS_CLEAR); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Flush all writes and allow 20usec for all transactions to clear */ | 
					
						
							|  |  |  | 	IXGBE_WRITE_FLUSH(hw); | 
					
						
							|  |  |  | 	udelay(20); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* restore previous register values */ | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext); | 
					
						
							|  |  |  | 	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | static const u8 ixgbe_emc_temp_data[4] = { | 
					
						
							|  |  |  | 	IXGBE_EMC_INTERNAL_DATA, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE1_DATA, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE2_DATA, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE3_DATA | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | static const u8 ixgbe_emc_therm_limit[4] = { | 
					
						
							|  |  |  | 	IXGBE_EMC_INTERNAL_THERM_LIMIT, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE1_THERM_LIMIT, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE2_THERM_LIMIT, | 
					
						
							|  |  |  | 	IXGBE_EMC_DIODE3_THERM_LIMIT | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_ets_data - Extracts the ETS bit data | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  *  @ets_cfg: extected ETS data | 
					
						
							|  |  |  |  *  @ets_offset: offset of ETS data | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Returns error code. | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | static s32 ixgbe_get_ets_data(struct ixgbe_hw *hw, u16 *ets_cfg, | 
					
						
							|  |  |  | 			      u16 *ets_offset) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	status = hw->eeprom.ops.read(hw, IXGBE_ETS_CFG, ets_offset); | 
					
						
							|  |  |  | 	if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if ((*ets_offset == 0x0000) || (*ets_offset == 0xFFFF)) | 
					
						
							|  |  |  | 		return IXGBE_NOT_IMPLEMENTED; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	status = hw->eeprom.ops.read(hw, *ets_offset, ets_cfg); | 
					
						
							|  |  |  | 	if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if ((*ets_cfg & IXGBE_ETS_TYPE_MASK) != IXGBE_ETS_TYPE_EMC_SHIFTED) | 
					
						
							|  |  |  | 		return IXGBE_NOT_IMPLEMENTED; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  *  ixgbe_get_thermal_sensor_data - Gathers thermal sensor data | 
					
						
							|  |  |  |  *  @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Returns the thermal sensor data structure | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_get_thermal_sensor_data_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 	u16 ets_offset; | 
					
						
							|  |  |  | 	u16 ets_cfg; | 
					
						
							|  |  |  | 	u16 ets_sensor; | 
					
						
							|  |  |  | 	u8  num_sensors; | 
					
						
							|  |  |  | 	u8  i; | 
					
						
							|  |  |  | 	struct ixgbe_thermal_sensor_data *data = &hw->mac.thermal_sensor_data; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-12 00:33:31 +00:00
										 |  |  | 	/* Only support thermal sensors attached to physical port 0 */ | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if ((IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1)) | 
					
						
							|  |  |  | 		return IXGBE_NOT_IMPLEMENTED; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	status = ixgbe_get_ets_data(hw, &ets_cfg, &ets_offset); | 
					
						
							|  |  |  | 	if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	num_sensors = (ets_cfg & IXGBE_ETS_NUM_SENSORS_MASK); | 
					
						
							|  |  |  | 	if (num_sensors > IXGBE_MAX_SENSORS) | 
					
						
							|  |  |  | 		num_sensors = IXGBE_MAX_SENSORS; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < num_sensors; i++) { | 
					
						
							|  |  |  | 		u8  sensor_index; | 
					
						
							|  |  |  | 		u8  sensor_location; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		status = hw->eeprom.ops.read(hw, (ets_offset + 1 + i), | 
					
						
							|  |  |  | 					     &ets_sensor); | 
					
						
							|  |  |  | 		if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 			return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 		sensor_index = ((ets_sensor & IXGBE_ETS_DATA_INDEX_MASK) >> | 
					
						
							|  |  |  | 				IXGBE_ETS_DATA_INDEX_SHIFT); | 
					
						
							|  |  |  | 		sensor_location = ((ets_sensor & IXGBE_ETS_DATA_LOC_MASK) >> | 
					
						
							|  |  |  | 				   IXGBE_ETS_DATA_LOC_SHIFT); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (sensor_location != 0) { | 
					
						
							|  |  |  | 			status = hw->phy.ops.read_i2c_byte(hw, | 
					
						
							|  |  |  | 					ixgbe_emc_temp_data[sensor_index], | 
					
						
							|  |  |  | 					IXGBE_I2C_THERMAL_SENSOR_ADDR, | 
					
						
							|  |  |  | 					&data->sensor[i].temp); | 
					
						
							|  |  |  | 			if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 				return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 		} | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * ixgbe_init_thermal_sensor_thresh_generic - Inits thermal sensor thresholds | 
					
						
							|  |  |  |  * @hw: pointer to hardware structure | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Inits the thermal sensor thresholds according to the NVM map | 
					
						
							|  |  |  |  * and save off the threshold and location values into mac.thermal_sensor_data | 
					
						
							|  |  |  |  **/ | 
					
						
							|  |  |  | s32 ixgbe_init_thermal_sensor_thresh_generic(struct ixgbe_hw *hw) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	s32 status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 	u16 ets_offset; | 
					
						
							|  |  |  | 	u16 ets_cfg; | 
					
						
							|  |  |  | 	u16 ets_sensor; | 
					
						
							|  |  |  | 	u8  low_thresh_delta; | 
					
						
							|  |  |  | 	u8  num_sensors; | 
					
						
							|  |  |  | 	u8  therm_limit; | 
					
						
							|  |  |  | 	u8  i; | 
					
						
							|  |  |  | 	struct ixgbe_thermal_sensor_data *data = &hw->mac.thermal_sensor_data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	memset(data, 0, sizeof(struct ixgbe_thermal_sensor_data)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-12 00:33:31 +00:00
										 |  |  | 	/* Only support thermal sensors attached to physical port 0 */ | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 	if ((IXGBE_READ_REG(hw, IXGBE_STATUS) & IXGBE_STATUS_LAN_ID_1)) | 
					
						
							|  |  |  | 		return IXGBE_NOT_IMPLEMENTED; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	status = ixgbe_get_ets_data(hw, &ets_cfg, &ets_offset); | 
					
						
							|  |  |  | 	if (status) | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 		return status; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	low_thresh_delta = ((ets_cfg & IXGBE_ETS_LTHRES_DELTA_MASK) >> | 
					
						
							|  |  |  | 			     IXGBE_ETS_LTHRES_DELTA_SHIFT); | 
					
						
							|  |  |  | 	num_sensors = (ets_cfg & IXGBE_ETS_NUM_SENSORS_MASK); | 
					
						
							|  |  |  | 	if (num_sensors > IXGBE_MAX_SENSORS) | 
					
						
							|  |  |  | 		num_sensors = IXGBE_MAX_SENSORS; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	for (i = 0; i < num_sensors; i++) { | 
					
						
							|  |  |  | 		u8  sensor_index; | 
					
						
							|  |  |  | 		u8  sensor_location; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-24 07:31:09 +00:00
										 |  |  | 		if (hw->eeprom.ops.read(hw, ets_offset + 1 + i, &ets_sensor)) { | 
					
						
							|  |  |  | 			hw_err(hw, "eeprom read at offset %d failed\n", | 
					
						
							|  |  |  | 			       ets_offset + 1 + i); | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | 		sensor_index = ((ets_sensor & IXGBE_ETS_DATA_INDEX_MASK) >> | 
					
						
							|  |  |  | 				IXGBE_ETS_DATA_INDEX_SHIFT); | 
					
						
							|  |  |  | 		sensor_location = ((ets_sensor & IXGBE_ETS_DATA_LOC_MASK) >> | 
					
						
							|  |  |  | 				   IXGBE_ETS_DATA_LOC_SHIFT); | 
					
						
							|  |  |  | 		therm_limit = ets_sensor & IXGBE_ETS_DATA_HTHRESH_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		hw->phy.ops.write_i2c_byte(hw, | 
					
						
							|  |  |  | 			ixgbe_emc_therm_limit[sensor_index], | 
					
						
							|  |  |  | 			IXGBE_I2C_THERMAL_SENSOR_ADDR, therm_limit); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (sensor_location == 0) | 
					
						
							|  |  |  | 			continue; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		data->sensor[i].location = sensor_location; | 
					
						
							|  |  |  | 		data->sensor[i].caution_thresh = therm_limit; | 
					
						
							|  |  |  | 		data->sensor[i].max_op_thresh = therm_limit - low_thresh_delta; | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2014-07-22 06:51:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							| 
									
										
										
										
											2012-02-17 02:38:58 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 |