| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2012-08-31 16:05:37 -05:00
										 |  |  |  * This file is subject to the terms and conditions of the GNU General Public | 
					
						
							|  |  |  |  * License.  See the file "COPYING" in the main directory of this archive | 
					
						
							|  |  |  |  * for more details. | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2012-08-31 16:05:37 -05:00
										 |  |  |  * Copyright (C) 2000,2012 MIPS Technologies, Inc.  All rights reserved. | 
					
						
							| 
									
										
										
										
											2013-01-22 12:59:30 +01:00
										 |  |  |  *	Carsten Langgaard <carstenl@mips.com> | 
					
						
							|  |  |  |  *	Steven J. Hill <sjhill@mips.com> | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  |  */ | 
					
						
							|  |  |  | #ifndef _MIPS_MALTAINT_H
 | 
					
						
							|  |  |  | #define _MIPS_MALTAINT_H
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-10-20 12:03:53 -07:00
										 |  |  | #include <linux/irqchip/mips-gic.h>
 | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:27 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Interrupts 0..15 are used for Malta ISA compatible interrupts | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define MALTA_INT_BASE		0
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* CPU interrupt offsets */ | 
					
						
							|  |  |  | #define MIPSCPU_INT_SW0		0
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_SW1		1
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_MB0		2
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_I8259A	MIPSCPU_INT_MB0
 | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:24 -07:00
										 |  |  | #define MIPSCPU_INT_GIC		MIPSCPU_INT_MB0 /* GIC chained interrupt */
 | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  | #define MIPSCPU_INT_MB1		3
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_SMI		MIPSCPU_INT_MB1
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_MB2		4
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_MB3		5
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_COREHI	MIPSCPU_INT_MB3
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_MB4		6
 | 
					
						
							|  |  |  | #define MIPSCPU_INT_CORELO	MIPSCPU_INT_MB4
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:17 -07:00
										 |  |  |  * Interrupts 96..127 are used for Soc-it Classic interrupts | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:17 -07:00
										 |  |  | #define MSC01C_INT_BASE		96
 | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* SOC-it Classic interrupt offsets */ | 
					
						
							|  |  |  | #define MSC01C_INT_TMR		0
 | 
					
						
							|  |  |  | #define MSC01C_INT_PCI		1
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:17 -07:00
										 |  |  |  * Interrupts 96..127 are used for Soc-it EIC interrupts | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:17 -07:00
										 |  |  | #define MSC01E_INT_BASE		96
 | 
					
						
							| 
									
										
										
										
											2005-07-14 15:57:16 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* SOC-it EIC interrupt offsets */ | 
					
						
							|  |  |  | #define MSC01E_INT_SW0		1
 | 
					
						
							|  |  |  | #define MSC01E_INT_SW1		2
 | 
					
						
							|  |  |  | #define MSC01E_INT_MB0		3
 | 
					
						
							|  |  |  | #define MSC01E_INT_I8259A	MSC01E_INT_MB0
 | 
					
						
							|  |  |  | #define MSC01E_INT_MB1		4
 | 
					
						
							|  |  |  | #define MSC01E_INT_SMI		MSC01E_INT_MB1
 | 
					
						
							|  |  |  | #define MSC01E_INT_MB2		5
 | 
					
						
							|  |  |  | #define MSC01E_INT_MB3		6
 | 
					
						
							|  |  |  | #define MSC01E_INT_COREHI	MSC01E_INT_MB3
 | 
					
						
							|  |  |  | #define MSC01E_INT_MB4		7
 | 
					
						
							|  |  |  | #define MSC01E_INT_CORELO	MSC01E_INT_MB4
 | 
					
						
							|  |  |  | #define MSC01E_INT_TMR		8
 | 
					
						
							|  |  |  | #define MSC01E_INT_PCI		9
 | 
					
						
							|  |  |  | #define MSC01E_INT_PERFCTR	10
 | 
					
						
							|  |  |  | #define MSC01E_INT_CPUCTR	11
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:24 -07:00
										 |  |  | /* GIC external interrupts */ | 
					
						
							| 
									
										
										
										
											2014-09-18 14:47:27 -07:00
										 |  |  | #define GIC_INT_I8259A		GIC_SHARED_TO_HWIRQ(3)
 | 
					
						
							| 
									
										
										
										
											2008-04-28 17:14:26 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-16 15:20:36 -07:00
										 |  |  | #endif /* !(_MIPS_MALTAINT_H) */
 |