| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * ARC700 VIPT Cache Management | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License version 2 as | 
					
						
							|  |  |  |  * published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  vineetg: May 2011: for Non-aliasing VIPT D-cache following can be NOPs | 
					
						
							|  |  |  |  *   -flush_cache_dup_mm (fork) | 
					
						
							|  |  |  |  *   -likewise for flush_cache_mm (exit/execve) | 
					
						
							|  |  |  |  *   -likewise for flush_cache_range,flush_cache_page (munmap, exit, COW-break) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: Apr 2011 | 
					
						
							|  |  |  |  *  -Now that MMU can support larger pg sz (16K), the determiniation of | 
					
						
							|  |  |  |  *   aliasing shd not be based on assumption of 8k pg | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: Mar 2011 | 
					
						
							|  |  |  |  *  -optimised version of flush_icache_range( ) for making I/D coherent | 
					
						
							|  |  |  |  *   when vaddr is available (agnostic of num of aliases) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: Mar 2011 | 
					
						
							|  |  |  |  *  -Added documentation about I-cache aliasing on ARC700 and the way it | 
					
						
							|  |  |  |  *   was handled up until MMU V2. | 
					
						
							|  |  |  |  *  -Spotted a three year old bug when killing the 4 aliases, which needs | 
					
						
							|  |  |  |  *   bottom 2 bits, so we need to do paddr | {0x00, 0x01, 0x02, 0x03} | 
					
						
							|  |  |  |  *                        instead of paddr | {0x00, 0x01, 0x10, 0x11} | 
					
						
							|  |  |  |  *   (Rajesh you owe me one now) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: Dec 2010 | 
					
						
							|  |  |  |  *  -Off-by-one error when computing num_of_lines to flush | 
					
						
							|  |  |  |  *   This broke signal handling with bionic which uses synthetic sigret stub | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: Mar 2010 | 
					
						
							|  |  |  |  *  -GCC can't generate ZOL for core cache flush loops. | 
					
						
							|  |  |  |  *   Conv them into iterations based as opposed to while (start < end) types | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Vineetg: July 2009 | 
					
						
							|  |  |  |  *  -In I-cache flush routine we used to chk for aliasing for every line INV. | 
					
						
							|  |  |  |  *   Instead now we setup routines per cache geometry and invoke them | 
					
						
							|  |  |  |  *   via function pointers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Vineetg: Jan 2009 | 
					
						
							|  |  |  |  *  -Cache Line flush routines used to flush an extra line beyond end addr | 
					
						
							|  |  |  |  *   because check was while (end >= start) instead of (end > start) | 
					
						
							|  |  |  |  *     =Some call sites had to work around by doing -1, -4 etc to end param | 
					
						
							|  |  |  |  *     =Some callers didnt care. This was spec bad in case of INV routines | 
					
						
							|  |  |  |  *      which would discard valid data (cause of the horrible ext2 bug | 
					
						
							|  |  |  |  *      in ARC IDE driver) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * vineetg: June 11th 2008: Fixed flush_icache_range( ) | 
					
						
							|  |  |  |  *  -Since ARC700 caches are not coherent (I$ doesnt snoop D$) both need | 
					
						
							|  |  |  |  *   to be flushed, which it was not doing. | 
					
						
							|  |  |  |  *  -load_module( ) passes vmalloc addr (Kernel Virtual Addr) to the API, | 
					
						
							|  |  |  |  *   however ARC cache maintenance OPs require PHY addr. Thus need to do | 
					
						
							|  |  |  |  *   vmalloc_to_phy. | 
					
						
							|  |  |  |  *  -Also added optimisation there, that for range > PAGE SIZE we flush the | 
					
						
							|  |  |  |  *   entire cache in one shot rather than line by line. For e.g. a module | 
					
						
							|  |  |  |  *   with Code sz 600k, old code flushed 600k worth of cache (line-by-line), | 
					
						
							|  |  |  |  *   while cache is only 16 or 32k. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include <linux/module.h>
 | 
					
						
							|  |  |  | #include <linux/mm.h>
 | 
					
						
							|  |  |  | #include <linux/sched.h>
 | 
					
						
							|  |  |  | #include <linux/cache.h>
 | 
					
						
							|  |  |  | #include <linux/mmu_context.h>
 | 
					
						
							|  |  |  | #include <linux/syscalls.h>
 | 
					
						
							|  |  |  | #include <linux/uaccess.h>
 | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | #include <linux/pagemap.h>
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | #include <asm/cacheflush.h>
 | 
					
						
							|  |  |  | #include <asm/cachectl.h>
 | 
					
						
							|  |  |  | #include <asm/setup.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-02-24 11:42:50 +08:00
										 |  |  | char *arc_cache_mumbojumbo(int c, char *buf, int len) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:24 +05:30
										 |  |  | { | 
					
						
							|  |  |  | 	int n = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | #define PR_CACHE(p, cfg, str)						\
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:24 +05:30
										 |  |  | 	if (!(p)->ver)							\ | 
					
						
							|  |  |  | 		n += scnprintf(buf + n, len - n, str"\t\t: N/A\n");	\ | 
					
						
							|  |  |  | 	else								\ | 
					
						
							|  |  |  | 		n += scnprintf(buf + n, len - n,			\ | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 			str"\t\t: %uK, %dway/set, %uB Line, %s%s%s\n",	\ | 
					
						
							|  |  |  | 			(p)->sz_k, (p)->assoc, (p)->line_len,		\ | 
					
						
							|  |  |  | 			(p)->vipt ? "VIPT" : "PIPT",			\ | 
					
						
							|  |  |  | 			(p)->alias ? " aliasing" : "",			\ | 
					
						
							|  |  |  | 			IS_ENABLED(cfg) ? "" : " (not used)"); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:24 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	PR_CACHE(&cpuinfo_arc700[c].icache, CONFIG_ARC_HAS_ICACHE, "I-Cache"); | 
					
						
							|  |  |  | 	PR_CACHE(&cpuinfo_arc700[c].dcache, CONFIG_ARC_HAS_DCACHE, "D-Cache"); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:24 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	return buf; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Read the Cache Build Confuration Registers, Decode them and save into | 
					
						
							|  |  |  |  * the cpuinfo structure for later use. | 
					
						
							|  |  |  |  * No Validation done here, simply read/convert the BCRs | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-06-24 15:30:15 -04:00
										 |  |  | void read_decode_cache_bcr(void) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							|  |  |  | 	struct cpuinfo_arc_cache *p_ic, *p_dc; | 
					
						
							|  |  |  | 	unsigned int cpu = smp_processor_id(); | 
					
						
							| 
									
										
										
										
											2013-05-14 13:28:17 +05:30
										 |  |  | 	struct bcr_cache { | 
					
						
							|  |  |  | #ifdef CONFIG_CPU_BIG_ENDIAN
 | 
					
						
							|  |  |  | 		unsigned int pad:12, line_len:4, sz:4, config:4, ver:8; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | 		unsigned int ver:8, config:4, sz:4, line_len:4, pad:12; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 	} ibcr, dbcr; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	p_ic = &cpuinfo_arc700[cpu].icache; | 
					
						
							|  |  |  | 	READ_BCR(ARC_REG_IC_BCR, ibcr); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	if (!ibcr.ver) | 
					
						
							|  |  |  | 		goto dc_chk; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-15 10:21:51 +05:30
										 |  |  | 	BUG_ON(ibcr.config != 3); | 
					
						
							|  |  |  | 	p_ic->assoc = 2;		/* Fixed to 2w set assoc */ | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	p_ic->line_len = 8 << ibcr.line_len; | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	p_ic->sz_k = 1 << (ibcr.sz - 1); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	p_ic->ver = ibcr.ver; | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	p_ic->vipt = 1; | 
					
						
							|  |  |  | 	p_ic->alias = p_ic->sz_k/p_ic->assoc/TO_KB(PAGE_SIZE) > 1; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | dc_chk: | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	p_dc = &cpuinfo_arc700[cpu].dcache; | 
					
						
							|  |  |  | 	READ_BCR(ARC_REG_DC_BCR, dbcr); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	if (!dbcr.ver) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-15 10:21:51 +05:30
										 |  |  | 	BUG_ON(dbcr.config != 2); | 
					
						
							|  |  |  | 	p_dc->assoc = 4;		/* Fixed to 4w set assoc */ | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	p_dc->line_len = 16 << dbcr.line_len; | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	p_dc->sz_k = 1 << (dbcr.sz - 1); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	p_dc->ver = dbcr.ver; | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	p_dc->vipt = 1; | 
					
						
							|  |  |  | 	p_dc->alias = p_dc->sz_k/p_dc->assoc/TO_KB(PAGE_SIZE) > 1; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * 1. Validate the Cache Geomtery (compile time config matches hardware) | 
					
						
							|  |  |  |  * 2. If I-cache suffers from aliasing, setup work arounds (difft flush rtn) | 
					
						
							|  |  |  |  *    (aliasing D-cache configurations are not supported YET) | 
					
						
							|  |  |  |  * 3. Enable the Caches, setup default flush mode for D-Cache | 
					
						
							|  |  |  |  * 3. Calculate the SHMLBA used by user space | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-06-24 15:30:15 -04:00
										 |  |  | void arc_cache_init(void) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 	unsigned int __maybe_unused cpu = smp_processor_id(); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:24 +05:30
										 |  |  | 	char str[256]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	printk(arc_cache_mumbojumbo(0, str, sizeof(str))); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	if (IS_ENABLED(CONFIG_ARC_HAS_ICACHE)) { | 
					
						
							|  |  |  | 		struct cpuinfo_arc_cache *ic = &cpuinfo_arc700[cpu].icache; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (!ic->ver) | 
					
						
							|  |  |  | 			panic("cache support enabled but non-existent cache\n"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 		if (ic->line_len != L1_CACHE_BYTES) | 
					
						
							|  |  |  | 			panic("ICache line [%d] != kernel Config [%d]", | 
					
						
							|  |  |  | 			      ic->line_len, L1_CACHE_BYTES); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (ic->ver != CONFIG_ARC_MMU_VER) | 
					
						
							|  |  |  | 			panic("Cache ver [%d] doesn't match MMU ver [%d]\n", | 
					
						
							|  |  |  | 			      ic->ver, CONFIG_ARC_MMU_VER); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 	if (IS_ENABLED(CONFIG_ARC_HAS_DCACHE)) { | 
					
						
							|  |  |  | 		struct cpuinfo_arc_cache *dc = &cpuinfo_arc700[cpu].dcache; | 
					
						
							|  |  |  | 		int handled; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (!dc->ver) | 
					
						
							|  |  |  | 			panic("cache support enabled but non-existent cache\n"); | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 		if (dc->line_len != L1_CACHE_BYTES) | 
					
						
							|  |  |  | 			panic("DCache line [%d] != kernel Config [%d]", | 
					
						
							|  |  |  | 			      dc->line_len, L1_CACHE_BYTES); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* check for D-Cache aliasing */ | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 		handled = IS_ENABLED(CONFIG_ARC_CACHE_VIPT_ALIASING); | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 		if (dc->alias && !handled) | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 			panic("Enable CONFIG_ARC_CACHE_VIPT_ALIASING\n"); | 
					
						
							| 
									
										
										
										
											2014-06-27 15:49:47 +05:30
										 |  |  | 		else if (!dc->alias && handled) | 
					
						
							| 
									
										
										
										
											2014-03-07 18:08:11 +05:30
										 |  |  | 			panic("Don't need CONFIG_ARC_CACHE_VIPT_ALIASING\n"); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define OP_INV		0x1
 | 
					
						
							|  |  |  | #define OP_FLUSH	0x2
 | 
					
						
							|  |  |  | #define OP_FLUSH_N_INV	0x3
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | #define OP_INV_IC	0x4
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Common Helper for Line Operations on {I,D}-Cache | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static inline void __cache_line_loop(unsigned long paddr, unsigned long vaddr, | 
					
						
							|  |  |  | 				     unsigned long sz, const int cacheop) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int aux_cmd, aux_tag; | 
					
						
							|  |  |  | 	int num_lines; | 
					
						
							| 
									
										
										
										
											2013-09-05 14:45:51 +05:30
										 |  |  | 	const int full_page_op = __builtin_constant_p(sz) && sz == PAGE_SIZE; | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (cacheop == OP_INV_IC) { | 
					
						
							|  |  |  | 		aux_cmd = ARC_REG_IC_IVIL; | 
					
						
							| 
									
										
										
										
											2014-04-06 06:59:51 +05:30
										 |  |  | #if (CONFIG_ARC_MMU_VER > 2)
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 		aux_tag = ARC_REG_IC_PTAG; | 
					
						
							| 
									
										
										
										
											2014-04-06 06:59:51 +05:30
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 	} | 
					
						
							|  |  |  | 	else { | 
					
						
							|  |  |  | 		/* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */ | 
					
						
							|  |  |  | 		aux_cmd = cacheop & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL; | 
					
						
							| 
									
										
										
										
											2014-04-06 06:59:51 +05:30
										 |  |  | #if (CONFIG_ARC_MMU_VER > 2)
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 		aux_tag = ARC_REG_DC_PTAG; | 
					
						
							| 
									
										
										
										
											2014-04-06 06:59:51 +05:30
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Ensure we properly floor/ceil the non-line aligned/sized requests
 | 
					
						
							|  |  |  | 	 * and have @paddr - aligned to cache line and integral @num_lines. | 
					
						
							|  |  |  | 	 * This however can be avoided for page sized since: | 
					
						
							|  |  |  | 	 *  -@paddr will be cache-line aligned already (being page aligned) | 
					
						
							|  |  |  | 	 *  -@sz will be integral multiple of line size (being page sized). | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-09-05 14:45:51 +05:30
										 |  |  | 	if (!full_page_op) { | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 		sz += paddr & ~CACHE_LINE_MASK; | 
					
						
							|  |  |  | 		paddr &= CACHE_LINE_MASK; | 
					
						
							|  |  |  | 		vaddr &= CACHE_LINE_MASK; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #if (CONFIG_ARC_MMU_VER <= 2)
 | 
					
						
							|  |  |  | 	/* MMUv2 and before: paddr contains stuffed vaddrs bits */ | 
					
						
							|  |  |  | 	paddr |= (vaddr >> PAGE_SHIFT) & 0x1F; | 
					
						
							| 
									
										
										
										
											2013-09-05 14:45:51 +05:30
										 |  |  | #else
 | 
					
						
							|  |  |  | 	/* if V-P const for loop, PTAG can be written once outside loop */ | 
					
						
							|  |  |  | 	if (full_page_op) | 
					
						
							| 
									
										
										
										
											2014-03-07 13:22:22 +05:30
										 |  |  | 		write_aux_reg(aux_tag, paddr); | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	while (num_lines-- > 0) { | 
					
						
							|  |  |  | #if (CONFIG_ARC_MMU_VER > 2)
 | 
					
						
							|  |  |  | 		/* MMUv3, cache ops require paddr seperately */ | 
					
						
							| 
									
										
										
										
											2013-09-05 14:45:51 +05:30
										 |  |  | 		if (!full_page_op) { | 
					
						
							|  |  |  | 			write_aux_reg(aux_tag, paddr); | 
					
						
							|  |  |  | 			paddr += L1_CACHE_BYTES; | 
					
						
							|  |  |  | 		} | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 		write_aux_reg(aux_cmd, vaddr); | 
					
						
							|  |  |  | 		vaddr += L1_CACHE_BYTES; | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2014-03-07 13:22:22 +05:30
										 |  |  | 		write_aux_reg(aux_cmd, paddr); | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 		paddr += L1_CACHE_BYTES; | 
					
						
							| 
									
										
										
										
											2013-09-05 14:45:51 +05:30
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_ARC_HAS_DCACHE
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /***************************************************************
 | 
					
						
							|  |  |  |  * Machine specific helpers for Entire D-Cache or Per Line ops | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | static unsigned int __before_dc_op(const int op) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	unsigned int reg = reg; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (op == OP_FLUSH_N_INV) { | 
					
						
							|  |  |  | 		/* Dcache provides 2 cmd: FLUSH or INV
 | 
					
						
							|  |  |  | 		 * INV inturn has sub-modes: DISCARD or FLUSH-BEFORE | 
					
						
							|  |  |  | 		 * flush-n-inv is achieved by INV cmd but with IM=1 | 
					
						
							|  |  |  | 		 * So toggle INV sub-mode depending on op request and default | 
					
						
							|  |  |  | 		 */ | 
					
						
							|  |  |  | 		reg = read_aux_reg(ARC_REG_DC_CTRL); | 
					
						
							|  |  |  | 		write_aux_reg(ARC_REG_DC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH) | 
					
						
							|  |  |  | 			; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return reg; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __after_dc_op(const int op, unsigned int reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	if (op & OP_FLUSH)	/* flush / flush-n-inv both wait */ | 
					
						
							|  |  |  | 		while (read_aux_reg(ARC_REG_DC_CTRL) & DC_CTRL_FLUSH_STATUS); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Switch back to default Invalidate mode */ | 
					
						
							|  |  |  | 	if (op == OP_FLUSH_N_INV) | 
					
						
							|  |  |  | 		write_aux_reg(ARC_REG_DC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Operation on Entire D-Cache | 
					
						
							|  |  |  |  * @cacheop = {OP_INV, OP_FLUSH, OP_FLUSH_N_INV} | 
					
						
							|  |  |  |  * Note that constant propagation ensures all the checks are gone | 
					
						
							|  |  |  |  * in generated code | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static inline void __dc_entire_op(const int cacheop) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	unsigned int ctrl_reg; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	int aux; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	ctrl_reg = __before_dc_op(cacheop); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	if (cacheop & OP_INV)	/* Inv or flush-n-inv use same cmd reg */ | 
					
						
							|  |  |  | 		aux = ARC_REG_DC_IVDC; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		aux = ARC_REG_DC_FLSH; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	write_aux_reg(aux, 0x1); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	__after_dc_op(cacheop, ctrl_reg); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | /* For kernel mappings cache operation: index is same as paddr */ | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | #define __dc_line_op_k(p, sz, op)	__dc_line_op(p, p, sz, op)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * D-Cache : Per Line INV (discard or wback+discard) or FLUSH (wback) | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | static inline void __dc_line_op(unsigned long paddr, unsigned long vaddr, | 
					
						
							|  |  |  | 				unsigned long sz, const int cacheop) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 	unsigned int ctrl_reg; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	local_irq_save(flags); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	ctrl_reg = __before_dc_op(cacheop); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 	__cache_line_loop(paddr, vaddr, sz, cacheop); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-06-29 19:03:58 +05:30
										 |  |  | 	__after_dc_op(cacheop, ctrl_reg); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	local_irq_restore(flags); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define __dc_entire_op(cacheop)
 | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | #define __dc_line_op(paddr, vaddr, sz, cacheop)
 | 
					
						
							|  |  |  | #define __dc_line_op_k(paddr, sz, cacheop)
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | #endif /* CONFIG_ARC_HAS_DCACHE */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CONFIG_ARC_HAS_ICACHE
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  *		I-Cache Aliasing in ARC700 VIPT caches | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * ARC VIPT I-cache uses vaddr to index into cache and paddr to match the tag. | 
					
						
							|  |  |  |  * The orig Cache Management Module "CDU" only required paddr to invalidate a | 
					
						
							|  |  |  |  * certain line since it sufficed as index in Non-Aliasing VIPT cache-geometry. | 
					
						
							|  |  |  |  * Infact for distinct V1,V2,P: all of {V1-P},{V2-P},{P-P} would end up fetching | 
					
						
							|  |  |  |  * the exact same line. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * However for larger Caches (way-size > page-size) - i.e. in Aliasing config, | 
					
						
							|  |  |  |  * paddr alone could not be used to correctly index the cache. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * | 
					
						
							|  |  |  |  * ------------------ | 
					
						
							|  |  |  |  * MMU v1/v2 (Fixed Page Size 8k) | 
					
						
							|  |  |  |  * ------------------ | 
					
						
							|  |  |  |  * The solution was to provide CDU with these additonal vaddr bits. These | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * would be bits [x:13], x would depend on cache-geometry, 13 comes from | 
					
						
							|  |  |  |  * standard page size of 8k. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * H/w folks chose [17:13] to be a future safe range, and moreso these 5 bits | 
					
						
							|  |  |  |  * of vaddr could easily be "stuffed" in the paddr as bits [4:0] since the | 
					
						
							|  |  |  |  * orig 5 bits of paddr were anyways ignored by CDU line ops, as they | 
					
						
							|  |  |  |  * represent the offset within cache-line. The adv of using this "clumsy" | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * interface for additional info was no new reg was needed in CDU programming | 
					
						
							|  |  |  |  * model. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * | 
					
						
							|  |  |  |  * 17:13 represented the max num of bits passable, actual bits needed were | 
					
						
							|  |  |  |  * fewer, based on the num-of-aliases possible. | 
					
						
							|  |  |  |  * -for 2 alias possibility, only bit 13 needed (32K cache) | 
					
						
							|  |  |  |  * -for 4 alias possibility, bits 14:13 needed (64K cache) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * ------------------ | 
					
						
							|  |  |  |  * MMU v3 | 
					
						
							|  |  |  |  * ------------------ | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * This ver of MMU supports variable page sizes (1k-16k): although Linux will | 
					
						
							|  |  |  |  * only support 8k (default), 16k and 4k. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * However from hardware perspective, smaller page sizes aggrevate aliasing | 
					
						
							|  |  |  |  * meaning more vaddr bits needed to disambiguate the cache-line-op ; | 
					
						
							|  |  |  |  * the existing scheme of piggybacking won't work for certain configurations. | 
					
						
							|  |  |  |  * Two new registers IC_PTAG and DC_PTAG inttoduced. | 
					
						
							|  |  |  |  * "tag" bits are provided in PTAG, index bits in existing IVIL/IVDL/FLDL regs | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /***********************************************************
 | 
					
						
							| 
									
										
										
										
											2013-04-12 13:08:06 +05:30
										 |  |  |  * Machine specific helper for per line I-Cache invalidate. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | static inline void __ic_entire_inv(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	write_aux_reg(ARC_REG_IC_IVIC, 1); | 
					
						
							|  |  |  | 	read_aux_reg(ARC_REG_IC_CTRL);	/* blocks */ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static inline void | 
					
						
							|  |  |  | __ic_line_inv_vaddr_local(unsigned long paddr, unsigned long vaddr, | 
					
						
							|  |  |  | 			  unsigned long sz) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							|  |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	local_irq_save(flags); | 
					
						
							| 
									
										
										
										
											2013-09-05 13:43:03 +05:30
										 |  |  | 	__cache_line_loop(paddr, vaddr, sz, OP_INV_IC); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	local_irq_restore(flags); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | #ifndef CONFIG_SMP
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define __ic_line_inv_vaddr(p, v, s)	__ic_line_inv_vaddr_local(p, v, s)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2013-06-22 19:22:42 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | struct ic_inv_args { | 
					
						
							| 
									
										
										
										
											2013-02-17 12:51:42 +02:00
										 |  |  | 	unsigned long paddr, vaddr; | 
					
						
							|  |  |  | 	int sz; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __ic_line_inv_vaddr_helper(void *info) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-09-03 14:41:11 +03:00
										 |  |  |         struct ic_inv_args *ic_inv = info; | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-17 12:51:42 +02:00
										 |  |  |         __ic_line_inv_vaddr_local(ic_inv->paddr, ic_inv->vaddr, ic_inv->sz); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void __ic_line_inv_vaddr(unsigned long paddr, unsigned long vaddr, | 
					
						
							|  |  |  | 				unsigned long sz) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | 	struct ic_inv_args ic_inv = { | 
					
						
							|  |  |  | 		.paddr = paddr, | 
					
						
							|  |  |  | 		.vaddr = vaddr, | 
					
						
							|  |  |  | 		.sz    = sz | 
					
						
							|  |  |  | 	}; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-17 12:51:42 +02:00
										 |  |  | 	on_each_cpu(__ic_line_inv_vaddr_helper, &ic_inv, 1); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2014-07-09 14:59:47 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | #endif	/* CONFIG_SMP */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else	/* !CONFIG_ARC_HAS_ICACHE */
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-22 19:22:42 +05:30
										 |  |  | #define __ic_entire_inv()
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | #define __ic_line_inv_vaddr(pstart, vstart, sz)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif /* CONFIG_ARC_HAS_ICACHE */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /***********************************************************
 | 
					
						
							|  |  |  |  * Exported APIs | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Handle cache congruency of kernel and userspace mappings of page when kernel | 
					
						
							|  |  |  |  * writes-to/reads-from | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The idea is to defer flushing of kernel mapping after a WRITE, possible if: | 
					
						
							|  |  |  |  *  -dcache is NOT aliasing, hence any U/K-mappings of page are congruent | 
					
						
							|  |  |  |  *  -U-mapping doesn't exist yet for page (finalised in update_mmu_cache) | 
					
						
							|  |  |  |  *  -In SMP, if hardware caches are coherent | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * There's a corollary case, where kernel READs from a userspace mapped page. | 
					
						
							|  |  |  |  * If the U-mapping is not congruent to to K-mapping, former needs flushing. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | void flush_dcache_page(struct page *page) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 	struct address_space *mapping; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (!cache_is_vipt_aliasing()) { | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 		clear_bit(PG_dc_clean, &page->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* don't handle anon pages here */ | 
					
						
							|  |  |  | 	mapping = page_mapping(page); | 
					
						
							|  |  |  | 	if (!mapping) | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * pagecache page, file not yet mapped to userspace | 
					
						
							|  |  |  | 	 * Make a note that K-mapping is dirty | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (!mapping_mapped(mapping)) { | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 		clear_bit(PG_dc_clean, &page->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 	} else if (page_mapped(page)) { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		/* kernel reading from page with U-mapping */ | 
					
						
							|  |  |  | 		void *paddr = page_address(page); | 
					
						
							|  |  |  | 		unsigned long vaddr = page->index << PAGE_CACHE_SHIFT; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 		if (addr_not_cache_congruent(paddr, vaddr)) | 
					
						
							|  |  |  | 			__flush_dcache_page(paddr, vaddr); | 
					
						
							|  |  |  | 	} | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL(flush_dcache_page); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void dma_cache_wback_inv(unsigned long start, unsigned long sz) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | 	__dc_line_op_k(start, sz, OP_FLUSH_N_INV); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL(dma_cache_wback_inv); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void dma_cache_inv(unsigned long start, unsigned long sz) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | 	__dc_line_op_k(start, sz, OP_INV); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL(dma_cache_inv); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void dma_cache_wback(unsigned long start, unsigned long sz) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | 	__dc_line_op_k(start, sz, OP_FLUSH); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | EXPORT_SYMBOL(dma_cache_wback); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2013-04-12 12:18:25 +05:30
										 |  |  |  * This is API for making I/D Caches consistent when modifying | 
					
						
							|  |  |  |  * kernel code (loadable modules, kprobes, kgdb...) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  * This is called on insmod, with kernel virtual address for CODE of | 
					
						
							|  |  |  |  * the module. ARC cache maintenance ops require PHY address thus we | 
					
						
							|  |  |  |  * need to convert vmalloc addr to PHY addr | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | void flush_icache_range(unsigned long kstart, unsigned long kend) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-09-24 11:36:20 +05:30
										 |  |  | 	unsigned int tot_sz; | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-09-24 11:36:20 +05:30
										 |  |  | 	WARN(kstart < TASK_SIZE, "%s() can't handle user vaddr", __func__); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	/* Shortcut for bigger flush ranges.
 | 
					
						
							|  |  |  | 	 * Here we don't care if this was kernel virtual or phy addr | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	tot_sz = kend - kstart; | 
					
						
							|  |  |  | 	if (tot_sz > PAGE_SIZE) { | 
					
						
							|  |  |  | 		flush_cache_all(); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/* Case: Kernel Phy addr (0x8000_0000 onwards) */ | 
					
						
							|  |  |  | 	if (likely(kstart > PAGE_OFFSET)) { | 
					
						
							| 
									
										
										
										
											2013-04-12 12:18:25 +05:30
										 |  |  | 		/*
 | 
					
						
							|  |  |  | 		 * The 2nd arg despite being paddr will be used to index icache | 
					
						
							|  |  |  | 		 * This is OK since no alternate virtual mappings will exist | 
					
						
							|  |  |  | 		 * given the callers for this case: kprobe/kgdb in built-in | 
					
						
							|  |  |  | 		 * kernel code only. | 
					
						
							|  |  |  | 		 */ | 
					
						
							| 
									
										
										
										
											2013-04-12 12:20:23 +05:30
										 |  |  | 		__sync_icache_dcache(kstart, kstart, kend - kstart); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Case: Kernel Vaddr (0x7000_0000 to 0x7fff_ffff) | 
					
						
							|  |  |  | 	 * (1) ARC Cache Maintenance ops only take Phy addr, hence special | 
					
						
							|  |  |  | 	 *     handling of kernel vaddr. | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * (2) Despite @tot_sz being < PAGE_SIZE (bigger cases handled already), | 
					
						
							|  |  |  | 	 *     it still needs to handle  a 2 page scenario, where the range | 
					
						
							|  |  |  | 	 *     straddles across 2 virtual pages and hence need for loop | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	while (tot_sz > 0) { | 
					
						
							| 
									
										
										
										
											2014-09-24 11:36:20 +05:30
										 |  |  | 		unsigned int off, sz; | 
					
						
							|  |  |  | 		unsigned long phy, pfn; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 		off = kstart % PAGE_SIZE; | 
					
						
							|  |  |  | 		pfn = vmalloc_to_pfn((void *)kstart); | 
					
						
							|  |  |  | 		phy = (pfn << PAGE_SHIFT) + off; | 
					
						
							|  |  |  | 		sz = min_t(unsigned int, tot_sz, PAGE_SIZE - off); | 
					
						
							| 
									
										
										
										
											2013-04-12 12:20:23 +05:30
										 |  |  | 		__sync_icache_dcache(phy, kstart, sz); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 		kstart += sz; | 
					
						
							|  |  |  | 		tot_sz -= sz; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2014-08-29 15:19:09 -07:00
										 |  |  | EXPORT_SYMBOL(flush_icache_range); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2013-04-12 12:20:23 +05:30
										 |  |  |  * General purpose helper to make I and D cache lines consistent. | 
					
						
							|  |  |  |  * @paddr is phy addr of region | 
					
						
							| 
									
										
										
										
											2013-07-10 11:40:27 +05:30
										 |  |  |  * @vaddr is typically user vaddr (breakpoint) or kernel vaddr (vmalloc) | 
					
						
							|  |  |  |  *    However in one instance, when called by kprobe (for a breakpt in | 
					
						
							| 
									
										
										
										
											2013-04-12 12:20:23 +05:30
										 |  |  |  *    builtin kernel code) @vaddr will be paddr only, meaning CDU operation will | 
					
						
							|  |  |  |  *    use a paddr to index the cache (despite VIPT). This is fine since since a | 
					
						
							| 
									
										
										
										
											2013-07-10 11:40:27 +05:30
										 |  |  |  *    builtin kernel page will not have any virtual mappings. | 
					
						
							|  |  |  |  *    kprobe on loadable module will be kernel vaddr. | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-04-12 12:20:23 +05:30
										 |  |  | void __sync_icache_dcache(unsigned long paddr, unsigned long vaddr, int len) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-16 12:19:29 +05:30
										 |  |  | 	__dc_line_op(paddr, vaddr, len, OP_FLUSH_N_INV); | 
					
						
							| 
									
										
										
										
											2013-02-17 12:51:42 +02:00
										 |  |  | 	__ic_line_inv_vaddr(paddr, vaddr, len); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-11 18:36:35 +05:30
										 |  |  | /* wrapper to compile time eliminate alignment checks in flush loop */ | 
					
						
							|  |  |  | void __inv_icache_page(unsigned long paddr, unsigned long vaddr) | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-04-11 18:36:35 +05:30
										 |  |  | 	__ic_line_inv_vaddr(paddr, vaddr, PAGE_SIZE); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | /*
 | 
					
						
							|  |  |  |  * wrapper to clearout kernel or userspace mappings of a page | 
					
						
							|  |  |  |  * For kernel mappings @vaddr == @paddr | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2013-05-09 21:55:27 +05:30
										 |  |  | void ___flush_dcache_page(unsigned long paddr, unsigned long vaddr) | 
					
						
							| 
									
										
										
										
											2013-04-16 14:10:48 +05:30
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-09 15:10:18 +05:30
										 |  |  | 	__dc_line_op(paddr, vaddr & PAGE_MASK, PAGE_SIZE, OP_FLUSH_N_INV); | 
					
						
							| 
									
										
										
										
											2013-04-16 14:10:48 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | noinline void flush_cache_all(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned long flags; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	local_irq_save(flags); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-22 19:22:42 +05:30
										 |  |  | 	__ic_entire_inv(); | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | 	__dc_entire_op(OP_FLUSH_N_INV); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	local_irq_restore(flags); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | #ifdef CONFIG_ARC_CACHE_VIPT_ALIASING
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void flush_cache_mm(struct mm_struct *mm) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	flush_cache_all(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void flush_cache_page(struct vm_area_struct *vma, unsigned long u_vaddr, | 
					
						
							|  |  |  | 		      unsigned long pfn) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	unsigned int paddr = pfn << PAGE_SHIFT; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-16 12:23:31 +05:30
										 |  |  | 	u_vaddr &= PAGE_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	___flush_dcache_page(paddr, u_vaddr); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (vma->vm_flags & VM_EXEC) | 
					
						
							|  |  |  | 		__inv_icache_page(paddr, u_vaddr); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void flush_cache_range(struct vm_area_struct *vma, unsigned long start, | 
					
						
							|  |  |  | 		       unsigned long end) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	flush_cache_all(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-25 14:04:25 +05:30
										 |  |  | void flush_anon_page(struct vm_area_struct *vma, struct page *page, | 
					
						
							|  |  |  | 		     unsigned long u_vaddr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/* TBD: do we really need to clear the kernel mapping */ | 
					
						
							|  |  |  | 	__flush_dcache_page(page_address(page), u_vaddr); | 
					
						
							|  |  |  | 	__flush_dcache_page(page_address(page), page_address(page)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | void copy_user_highpage(struct page *to, struct page *from, | 
					
						
							|  |  |  | 	unsigned long u_vaddr, struct vm_area_struct *vma) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	void *kfrom = page_address(from); | 
					
						
							|  |  |  | 	void *kto = page_address(to); | 
					
						
							|  |  |  | 	int clean_src_k_mappings = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * If SRC page was already mapped in userspace AND it's U-mapping is | 
					
						
							|  |  |  | 	 * not congruent with K-mapping, sync former to physical page so that | 
					
						
							|  |  |  | 	 * K-mapping in memcpy below, sees the right data | 
					
						
							|  |  |  | 	 * | 
					
						
							|  |  |  | 	 * Note that while @u_vaddr refers to DST page's userspace vaddr, it is | 
					
						
							|  |  |  | 	 * equally valid for SRC page as well | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (page_mapped(from) && addr_not_cache_congruent(kfrom, u_vaddr)) { | 
					
						
							|  |  |  | 		__flush_dcache_page(kfrom, u_vaddr); | 
					
						
							|  |  |  | 		clean_src_k_mappings = 1; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	copy_page(kto, kfrom); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * Mark DST page K-mapping as dirty for a later finalization by | 
					
						
							|  |  |  | 	 * update_mmu_cache(). Although the finalization could have been done | 
					
						
							|  |  |  | 	 * here as well (given that both vaddr/paddr are available). | 
					
						
							|  |  |  | 	 * But update_mmu_cache() already has code to do that for other | 
					
						
							|  |  |  | 	 * non copied user pages (e.g. read faults which wire in pagecache page | 
					
						
							|  |  |  | 	 * directly). | 
					
						
							|  |  |  | 	 */ | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 	clear_bit(PG_dc_clean, &to->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * if SRC was already usermapped and non-congruent to kernel mapping | 
					
						
							|  |  |  | 	 * sync the kernel mapping back to physical page | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	if (clean_src_k_mappings) { | 
					
						
							|  |  |  | 		__flush_dcache_page(kfrom, kfrom); | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 		set_bit(PG_dc_clean, &from->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 	} else { | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 		clear_bit(PG_dc_clean, &from->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void clear_user_page(void *to, unsigned long u_vaddr, struct page *page) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	clear_page(to); | 
					
						
							| 
									
										
										
										
											2013-05-13 17:23:58 +05:30
										 |  |  | 	clear_bit(PG_dc_clean, &page->flags); | 
					
						
							| 
									
										
										
										
											2013-05-09 21:54:51 +05:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-18 15:12:19 +05:30
										 |  |  | /**********************************************************************
 | 
					
						
							|  |  |  |  * Explicit Cache flush request from user space via syscall | 
					
						
							|  |  |  |  * Needed for JITs which generate code on the fly | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | SYSCALL_DEFINE3(cacheflush, uint32_t, start, uint32_t, sz, uint32_t, flags) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	/* TBD: optimize this */ | 
					
						
							|  |  |  | 	flush_cache_all(); | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } |