| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Copyright © 2013 Intel Corporation | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a | 
					
						
							|  |  |  |  * copy of this software and associated documentation files (the "Software"), | 
					
						
							|  |  |  |  * to deal in the Software without restriction, including without limitation | 
					
						
							|  |  |  |  * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
					
						
							|  |  |  |  * and/or sell copies of the Software, and to permit persons to whom the | 
					
						
							|  |  |  |  * Software is furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice (including the next | 
					
						
							|  |  |  |  * paragraph) shall be included in all copies or substantial portions of the | 
					
						
							|  |  |  |  * Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | 
					
						
							|  |  |  |  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS | 
					
						
							|  |  |  |  * IN THE SOFTWARE. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "i915_drv.h"
 | 
					
						
							|  |  |  | #include "intel_drv.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-11 12:09:30 -07:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and | 
					
						
							|  |  |  |  * VLV_VLV2_PUNIT_HAS_0.8.docx | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* Standard MMIO read, non-posted */ | 
					
						
							|  |  |  | #define SB_MRD_NP	0x00
 | 
					
						
							|  |  |  | /* Standard MMIO write, non-posted */ | 
					
						
							|  |  |  | #define SB_MWR_NP	0x01
 | 
					
						
							|  |  |  | /* Private register read, double-word addressing, non-posted */ | 
					
						
							|  |  |  | #define SB_CRRDDA_NP	0x06
 | 
					
						
							|  |  |  | /* Private register write, double-word addressing, non-posted */ | 
					
						
							|  |  |  | #define SB_CRWRDA_NP	0x07
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn, | 
					
						
							|  |  |  | 			   u32 port, u32 opcode, u32 addr, u32 *val) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	u32 cmd, be = 0xf, bar = 0; | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 	bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) | | 
					
						
							|  |  |  | 		(port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) | | 
					
						
							|  |  |  | 		(bar << IOSF_BAR_SHIFT); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { | 
					
						
							|  |  |  | 		DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n", | 
					
						
							|  |  |  | 				 is_read ? "read" : "write"); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 		return -EAGAIN; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	I915_WRITE(VLV_IOSF_ADDR, addr); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	if (!is_read) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 		I915_WRITE(VLV_IOSF_DATA, *val); | 
					
						
							|  |  |  | 	I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ) & IOSF_SB_BUSY) == 0, 5)) { | 
					
						
							|  |  |  | 		DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n", | 
					
						
							|  |  |  | 				 is_read ? "read" : "write"); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 		return -ETIMEDOUT; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	if (is_read) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 		*val = I915_READ(VLV_IOSF_DATA); | 
					
						
							|  |  |  | 	I915_WRITE(VLV_IOSF_DATA, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	u32 val = 0; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	mutex_lock(&dev_priv->dpio_lock); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, addr, &val); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	mutex_unlock(&dev_priv->dpio_lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	return val; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	mutex_lock(&dev_priv->dpio_lock); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_PUNIT, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, addr, &val); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	mutex_unlock(&dev_priv->dpio_lock); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-04 11:52:44 -08:00
										 |  |  | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-11-04 11:52:44 -08:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_BUNIT, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-11-04 11:52:44 -08:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	u32 val = 0; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	mutex_lock(&dev_priv->dpio_lock); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_NC, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, addr, &val); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	mutex_unlock(&dev_priv->dpio_lock); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:20 +03:00
										 |  |  | 	return val; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPIO_NC, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCK, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_CCU, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRRDDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	vlv_sideband_rw(dev_priv, PCI_DEVFN(2, 0), IOSF_PORT_GPS_CORE, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_CRWRDA_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-08-27 15:12:14 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-05 20:41:49 +08:00
										 |  |  | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	u32 val = 0; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-11-06 14:36:35 +08:00
										 |  |  | 	vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_MRD_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2014-03-31 18:21:27 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  | 	/*
 | 
					
						
							|  |  |  | 	 * FIXME: There might be some registers where all 1's is a valid value, | 
					
						
							|  |  |  | 	 * so ideally we should check the register offset instead... | 
					
						
							|  |  |  | 	 */ | 
					
						
							|  |  |  | 	WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n", | 
					
						
							|  |  |  | 	     pipe_name(pipe), reg, val); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:17 +03:00
										 |  |  | 	return val; | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-09-05 20:41:49 +08:00
										 |  |  | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val) | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-11-06 14:36:35 +08:00
										 |  |  | 	vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			SB_MWR_NP, reg, &val); | 
					
						
							| 
									
										
										
										
											2013-05-22 15:36:16 +03:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* SBI access */ | 
					
						
							|  |  |  | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, | 
					
						
							|  |  |  | 		   enum intel_sbi_destination destination) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 value = 0; | 
					
						
							|  |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, | 
					
						
							|  |  |  | 				100)) { | 
					
						
							|  |  |  | 		DRM_ERROR("timeout waiting for SBI to become ready\n"); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	I915_WRITE(SBI_ADDR, (reg << 16)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (destination == SBI_ICLK) | 
					
						
							|  |  |  | 		value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD; | 
					
						
							|  |  |  | 	I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, | 
					
						
							|  |  |  | 				100)) { | 
					
						
							|  |  |  | 		DRM_ERROR("timeout waiting for SBI to complete read transaction\n"); | 
					
						
							|  |  |  | 		return 0; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	return I915_READ(SBI_DATA); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, | 
					
						
							|  |  |  | 		     enum intel_sbi_destination destination) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 tmp; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0, | 
					
						
							|  |  |  | 				100)) { | 
					
						
							|  |  |  | 		DRM_ERROR("timeout waiting for SBI to become ready\n"); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	I915_WRITE(SBI_ADDR, (reg << 16)); | 
					
						
							|  |  |  | 	I915_WRITE(SBI_DATA, value); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (destination == SBI_ICLK) | 
					
						
							|  |  |  | 		tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR; | 
					
						
							|  |  |  | 	else | 
					
						
							|  |  |  | 		tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR; | 
					
						
							|  |  |  | 	I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0, | 
					
						
							|  |  |  | 				100)) { | 
					
						
							|  |  |  | 		DRM_ERROR("timeout waiting for SBI to complete write transaction\n"); | 
					
						
							|  |  |  | 		return; | 
					
						
							|  |  |  | 	} | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2013-12-10 12:14:55 +05:30
										 |  |  | 
 | 
					
						
							|  |  |  | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 	u32 val = 0; | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:18 +03:00
										 |  |  | 	vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			reg, &val); | 
					
						
							| 
									
										
										
										
											2013-12-10 12:14:55 +05:30
										 |  |  | 	return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:18 +03:00
										 |  |  | 	vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP, | 
					
						
							| 
									
										
										
										
											2014-05-19 11:41:17 +03:00
										 |  |  | 			reg, &val); | 
					
						
							| 
									
										
										
										
											2013-12-10 12:14:55 +05:30
										 |  |  | } |