2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								/* linux/arch/arm/mach-exynos/include/mach/map.h
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 *
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 *		http://www.samsung.com/
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 *
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * EXYNOS4 - Memory map definitions
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 *
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * This program is free software; you can redistribute it and/or modify
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * it under the terms of the GNU General Public License version 2 as
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * published by the Free Software Foundation.
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								*/
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#ifndef __ASM_ARCH_MAP_H
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define __ASM_ARCH_MAP_H __FILE__
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#include <plat/map-base.h>
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								/*
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * EXYNOS4 UART offset is 0x10000 but the older S5P SoCs are 0x400.
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 * So need to define it, and here is to avoid redefinition warning.
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								 */
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_UART_OFFSET			(0x10000)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#include <plat/map-s5p.h>
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-08-20 13:41:21 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSRAM0		0x02025000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSRAM1		0x02020000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSRAM		0x02020000
							 | 
						
					
						
							
								
									
										
										
										
											2012-12-11 13:58:43 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4210_PA_SYSRAM_NS		0x0203F000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4x12_PA_SYSRAM_NS		0x0204F000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5250_PA_SYSRAM_NS		0x0204F000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-12 08:58:01 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMC0		0x11800000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMC1		0x11810000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMC2		0x11820000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMC3		0x11830000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-03-10 02:45:42 -08:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_JPEG			0x11840000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-05-12 15:31:53 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								/* x = 0...1 */
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMC_LITE(x)		(0x12390000 + ((x) * 0x10000))
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-27 17:16:44 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_G2D			0x12800000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_I2S0			0x03830000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_I2S1			0xE3100000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_I2S2			0xE2A00000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PCM0			0x03840000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PCM1			0x13980000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PCM2			0x13990000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SROM_BANK(x)		(0x04000000 + ((x) * 0x01000000))
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_ONENAND		0x0C000000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_ONENAND_DMA		0x0C600000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS_PA_CHIPID		0x10000000
							 | 
						
					
						
							
								
									
										
										
										
											2012-11-15 15:48:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5440_PA_CHIPID		0x00160000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSCON		0x10010000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSCON		0x10050100
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PMU			0x10020000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_PMU			0x10040000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_CMU			0x10030000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_CMU			0x10010000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-11 10:39:35 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSTIMER		0x10050000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_WATCHDOG		0x10060000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_WATCHDOG		0x101D0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_RTC			0x10070000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-05 09:48:31 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_KEYPAD		0x100A0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_DMC0			0x10400000
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-01 15:12:30 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_DMC1			0x10410000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-16 10:48:47 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_COMBINER		0x10440000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_COMBINER		0x10440000
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-16 10:48:47 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_GIC_CPU		0x10480000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_GIC_DIST		0x10490000
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-24 14:31:11 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GIC_CPU		0x10482000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GIC_DIST		0x10481000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_COREPERI		0x10500000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_TWD			0x10500600
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_L2CC			0x10502000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-10-29 21:18:01 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_TMU			0x100C0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-15 13:15:12 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MDMA0		0x10810000
							 | 
						
					
						
							
								
									
										
										
										
											2012-09-17 19:08:09 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MDMA1		0x12850000
							 | 
						
					
						
							
								
									
										
										
										
											2012-11-20 20:39:28 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_S_MDMA1		0x12840000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PDMA0		0x12680000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_PDMA1		0x12690000
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-10 08:37:59 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_MDMA0		0x10800000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_MDMA1		0x11C10000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_PDMA0		0x121A0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_PDMA1		0x121B0000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_MDMA		0x10A40000
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-04 09:23:02 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_2D_ACP	0x10A40000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_SSS		0x10A50000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC0		0x11A20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC1		0x11A30000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC2		0x11A40000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC3		0x11A50000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_JPEG		0x11A60000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMD0		0x11E20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMD1		0x12220000
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-04 09:23:02 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC_ISP	0x12260000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC_DRC	0x12270000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC_FD	0x122A0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_ISPCPU	0x122B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC_LITE0	0x123B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_FIMC_LITE1	0x123C0000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_PCIe		0x12620000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_G2D		0x12A20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_ROTATOR	0x12A30000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_MDMA2		0x12A40000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_TV		0x12E20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_MFC_L		0x13620000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SYSMMU_MFC_R		0x13630000
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-04 09:23:02 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-09-07 14:13:08 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GSC0			0x13E00000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GSC1			0x13E10000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GSC2			0x13E20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GSC3			0x13E30000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-04-04 09:23:02 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_MDMA1		0x10A40000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_SSS		0x10A50000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_2D		0x10A60000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_MFC_L		0x11200000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_MFC_R		0x11210000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_ROTATOR	0x11D40000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_MDMA2		0x11D50000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_JPEG		0x11F20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_IOP		0x12360000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_RTIC		0x12370000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_ISP		0x13260000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_DRC		0x12370000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_SCALERC	0x13280000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_SCALERP	0x13290000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_FD		0x132A0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_ISPCPU	0x132B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_ODC		0x132C0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_DIS0		0x132D0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_DIS1		0x132E0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_3DNR		0x132F0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_LITE0		0x13C40000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_LITE1		0x13C50000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_GSC0		0x13E80000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_GSC1		0x13E90000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_GSC2		0x13EA0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_GSC3		0x13EB0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_FIMD1		0x14640000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SYSMMU_TV		0x14650000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-26 16:42:15 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SPI0			0x13920000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SPI1			0x13930000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SPI2			0x13940000
							 | 
						
					
						
							
								
									
										
										
										
											2012-07-14 10:54:31 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SPI0			0x12D20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SPI1			0x12D30000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SPI2			0x12D40000
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-26 16:42:15 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_GPIO1		0x11400000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_GPIO2		0x11000000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_GPIO3		0x03860000
							 | 
						
					
						
							
								
									
										
										
										
											2012-03-12 16:23:33 -07:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GPIO1		0x11400000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GPIO2		0x13400000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GPIO3		0x10D10000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_GPIO4		0x03860000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MIPI_CSIS0		0x11880000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MIPI_CSIS1		0x11890000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-21 15:46:19 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_FIMD0		0x11C00000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_HSMMC(x)		(0x12510000 + ((x) * 0x10000))
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-21 00:34:58 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_DWMCI		0x12550000
							 | 
						
					
						
							
								
									
										
										
										
											2012-09-26 08:54:42 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_DWMCI0		0x12200000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_DWMCI1		0x12210000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_DWMCI2		0x12220000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_DWMCI3		0x12230000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-05-13 08:28:28 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_HSOTG		0x12480000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_USB_HSPHY		0x125B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-15 18:35:24 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SATA			0x12560000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SATAPHY		0x125D0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SATAPHY_CTRL		0x126B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SROMC		0x12570000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SROMC		0x12250000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-04-08 13:22:09 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_EHCI			0x12580000
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-23 11:19:36 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_OHCI			0x12590000
							 | 
						
					
						
							
								
									
										
										
										
											2011-04-08 13:22:10 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_HSPHY		0x125B0000
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-21 16:42:30 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MFC			0x13400000
							 | 
						
					
						
							
								
									
										
										
										
											2011-04-08 13:22:09 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_UART			0x13800000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_UART			0x12C00000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-09-19 16:44:42 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_VP			0x12C00000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_MIXER		0x12C10000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SDO			0x12C20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_HDMI			0x12D00000
							 | 
						
					
						
							
								
									
										
										
										
											2011-09-16 18:44:36 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_IIC_HDMIPHY		0x138E0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_IIC(x)		(0x13860000 + ((x) * 0x10000))
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_IIC(x)		(0x12C60000 + ((x) * 0x10000))
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-07-20 21:08:18 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_ADC			0x13910000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_ADC1			0x13911000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_AC97			0x139A0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-08 10:56:55 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SPDIF		0x139B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_TIMER		0x139D0000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_TIMER		0x12DD0000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_SDRAM		0x40000000
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-11 22:15:45 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_SDRAM		0x40000000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								/* Compatibiltiy Defines */
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_HSMMC0			EXYNOS4_PA_HSMMC(0)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_HSMMC1			EXYNOS4_PA_HSMMC(1)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_HSMMC2			EXYNOS4_PA_HSMMC(2)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_HSMMC3			EXYNOS4_PA_HSMMC(3)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC			EXYNOS4_PA_IIC(0)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC1			EXYNOS4_PA_IIC(1)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC2			EXYNOS4_PA_IIC(2)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC3			EXYNOS4_PA_IIC(3)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC4			EXYNOS4_PA_IIC(4)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC5			EXYNOS4_PA_IIC(5)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC6			EXYNOS4_PA_IIC(6)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_IIC7			EXYNOS4_PA_IIC(7)
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_RTC			EXYNOS4_PA_RTC
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_WDT			EXYNOS4_PA_WATCHDOG
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-26 16:42:15 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_SPI0			EXYNOS4_PA_SPI0
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_SPI1			EXYNOS4_PA_SPI1
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_SPI2			EXYNOS4_PA_SPI2
							 | 
						
					
						
							
								
									
										
										
										
											2012-05-13 08:28:28 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S3C_PA_USB_HSOTG		EXYNOS4_PA_HSOTG
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_EHCI			EXYNOS4_PA_EHCI
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-12 08:58:01 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_FIMC0			EXYNOS4_PA_FIMC0
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_FIMC1			EXYNOS4_PA_FIMC1
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_FIMC2			EXYNOS4_PA_FIMC2
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_FIMC3			EXYNOS4_PA_FIMC3
							 | 
						
					
						
							
								
									
										
										
										
											2012-03-10 02:45:42 -08:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_JPEG			EXYNOS4_PA_JPEG
							 | 
						
					
						
							
								
									
										
										
										
											2011-12-27 17:16:44 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_G2D			EXYNOS4_PA_G2D
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_FIMD0			EXYNOS4_PA_FIMD0
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_HDMI			EXYNOS4_PA_HDMI
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_IIC_HDMIPHY		EXYNOS4_PA_IIC_HDMIPHY
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_MFC			EXYNOS4_PA_MFC
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_MIPI_CSIS0		EXYNOS4_PA_MIPI_CSIS0
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_MIPI_CSIS1		EXYNOS4_PA_MIPI_CSIS1
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_MIXER			EXYNOS4_PA_MIXER
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_ONENAND			EXYNOS4_PA_ONENAND
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_ONENAND_DMA		EXYNOS4_PA_ONENAND_DMA
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_SDO			EXYNOS4_PA_SDO
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_SDRAM			EXYNOS4_PA_SDRAM
							 | 
						
					
						
							
								
									
										
										
										
											2011-09-19 16:44:42 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S5P_PA_VP			EXYNOS4_PA_VP
							 | 
						
					
						
							
								
									
										
										
										
											2011-09-16 18:44:36 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define SAMSUNG_PA_ADC			EXYNOS4_PA_ADC
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define SAMSUNG_PA_ADC1			EXYNOS4_PA_ADC1
							 | 
						
					
						
							
								
									
										
										
										
											2011-03-05 09:48:31 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define SAMSUNG_PA_KEYPAD		EXYNOS4_PA_KEYPAD
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2011-11-06 13:54:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								/* Compatibility UART */
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-10 11:57:53 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_UART0		0x13800000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_UART1		0x13810000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_UART2		0x13820000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_PA_UART3		0x13830000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS4_SZ_UART			SZ_256
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-10 11:57:53 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_UART0		0x12C00000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_UART1		0x12C10000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_UART2		0x12C20000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5_PA_UART3		0x12C30000
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-11-15 15:48:56 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5440_PA_UART0		0x000B0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5440_PA_UART1		0x000C0000
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#define EXYNOS5440_SZ_UART		SZ_256
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							
								
									
										
										
										
											2012-02-10 11:57:53 +09:00
										 
									 
								 
							 | 
							
								
									
										
									
								
							 | 
							
								
							 | 
							
							
								#define S3C_VA_UARTx(x)			(S3C_VA_UART + ((x) * S3C_UART_OFFSET))
							 | 
						
					
						
							
								
									
										
										
										
											2011-02-14 16:33:10 +09:00
										 
									 
								 
							 | 
							
								
							 | 
							
								
							 | 
							
							
								
							 | 
						
					
						
							| 
								
							 | 
							
								
							 | 
							
								
							 | 
							
							
								#endif /* __ASM_ARCH_MAP_H */
							 |